2012-11-22 09:34:05 +07:00
|
|
|
/*
|
2014-06-27 02:11:34 +07:00
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* KVM/MIPS TLB handling, this file is part of the Linux host kernel so that
|
|
|
|
* TLB handlers run from KSEG0
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
|
|
|
|
* Authors: Sanjay Lal <sanjayl@kymasys.com>
|
|
|
|
*/
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/delay.h>
|
2016-06-09 20:19:10 +07:00
|
|
|
#include <linux/export.h>
|
2012-11-22 09:34:05 +07:00
|
|
|
#include <linux/kvm_host.h>
|
2013-05-18 20:54:24 +07:00
|
|
|
#include <linux/srcu.h>
|
|
|
|
|
2012-11-22 09:34:05 +07:00
|
|
|
#include <asm/cpu.h>
|
|
|
|
#include <asm/bootinfo.h>
|
|
|
|
#include <asm/mmu_context.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/cacheflush.h>
|
2014-01-17 19:01:30 +07:00
|
|
|
#include <asm/tlb.h>
|
2016-06-09 20:19:16 +07:00
|
|
|
#include <asm/tlbdebug.h>
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
#undef CONFIG_MIPS_MT
|
|
|
|
#include <asm/r4kcache.h>
|
|
|
|
#define CONFIG_MIPS_MT
|
|
|
|
|
|
|
|
#define KVM_GUEST_PC_TLB 0
|
|
|
|
#define KVM_GUEST_SP_TLB 1
|
|
|
|
|
|
|
|
atomic_t kvm_mips_instance;
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_instance);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
2016-06-09 20:19:10 +07:00
|
|
|
static u32 kvm_mips_get_kernel_asid(struct kvm_vcpu *vcpu)
|
2012-11-22 09:34:05 +07:00
|
|
|
{
|
2016-10-12 05:14:39 +07:00
|
|
|
struct mm_struct *kern_mm = &vcpu->arch.guest_kernel_mm;
|
2016-05-06 20:36:23 +07:00
|
|
|
int cpu = smp_processor_id();
|
|
|
|
|
2016-10-12 05:14:39 +07:00
|
|
|
return cpu_asid(cpu, kern_mm);
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
|
|
|
|
2016-06-09 20:19:10 +07:00
|
|
|
static u32 kvm_mips_get_user_asid(struct kvm_vcpu *vcpu)
|
2012-11-22 09:34:05 +07:00
|
|
|
{
|
2016-10-12 05:14:39 +07:00
|
|
|
struct mm_struct *user_mm = &vcpu->arch.guest_user_mm;
|
2016-05-06 20:36:23 +07:00
|
|
|
int cpu = smp_processor_id();
|
|
|
|
|
2016-10-12 05:14:39 +07:00
|
|
|
return cpu_asid(cpu, user_mm);
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
|
|
|
|
2016-06-09 20:19:07 +07:00
|
|
|
inline u32 kvm_mips_get_commpage_asid(struct kvm_vcpu *vcpu)
|
2012-11-22 09:34:05 +07:00
|
|
|
{
|
|
|
|
return vcpu->kvm->arch.commpage_tlb;
|
|
|
|
}
|
|
|
|
|
2014-06-27 02:11:34 +07:00
|
|
|
/* Structure defining an tlb entry data set. */
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
void kvm_mips_dump_host_tlbs(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
2014-06-27 02:11:35 +07:00
|
|
|
kvm_info("HOST TLBs:\n");
|
2016-06-09 20:19:16 +07:00
|
|
|
dump_tlb_regs();
|
|
|
|
pr_info("\n");
|
|
|
|
dump_tlb_all();
|
|
|
|
|
2012-11-22 09:34:05 +07:00
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_dump_host_tlbs);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu)
|
|
|
|
{
|
|
|
|
struct mips_coproc *cop0 = vcpu->arch.cop0;
|
|
|
|
struct kvm_mips_tlb tlb;
|
|
|
|
int i;
|
|
|
|
|
2014-06-27 02:11:35 +07:00
|
|
|
kvm_info("Guest TLBs:\n");
|
|
|
|
kvm_info("Guest EntryHi: %#lx\n", kvm_read_c0_guest_entryhi(cop0));
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
for (i = 0; i < KVM_MIPS_GUEST_TLB_SIZE; i++) {
|
|
|
|
tlb = vcpu->arch.guest_tlb[i];
|
2014-06-27 02:11:35 +07:00
|
|
|
kvm_info("TLB%c%3d Hi 0x%08lx ",
|
2016-06-09 20:19:19 +07:00
|
|
|
(tlb.tlb_lo[0] | tlb.tlb_lo[1]) & ENTRYLO_V
|
2016-06-09 20:19:17 +07:00
|
|
|
? ' ' : '*',
|
2014-06-27 02:11:35 +07:00
|
|
|
i, tlb.tlb_hi);
|
2016-06-09 20:19:08 +07:00
|
|
|
kvm_info("Lo0=0x%09llx %c%c attr %lx ",
|
2016-06-09 20:19:17 +07:00
|
|
|
(u64) mips3_tlbpfn_to_paddr(tlb.tlb_lo[0]),
|
2016-06-09 20:19:19 +07:00
|
|
|
(tlb.tlb_lo[0] & ENTRYLO_D) ? 'D' : ' ',
|
|
|
|
(tlb.tlb_lo[0] & ENTRYLO_G) ? 'G' : ' ',
|
|
|
|
(tlb.tlb_lo[0] & ENTRYLO_C) >> ENTRYLO_C_SHIFT);
|
2016-06-09 20:19:08 +07:00
|
|
|
kvm_info("Lo1=0x%09llx %c%c attr %lx sz=%lx\n",
|
2016-06-09 20:19:17 +07:00
|
|
|
(u64) mips3_tlbpfn_to_paddr(tlb.tlb_lo[1]),
|
2016-06-09 20:19:19 +07:00
|
|
|
(tlb.tlb_lo[1] & ENTRYLO_D) ? 'D' : ' ',
|
|
|
|
(tlb.tlb_lo[1] & ENTRYLO_G) ? 'G' : ' ',
|
|
|
|
(tlb.tlb_lo[1] & ENTRYLO_C) >> ENTRYLO_C_SHIFT,
|
|
|
|
tlb.tlb_mask);
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
|
|
|
}
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_dump_guest_tlbs);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
/* XXXKYMA: Must be called with interrupts disabled */
|
|
|
|
/* set flush_dcache_mask == 0 if no dcache flush required */
|
2014-06-27 02:11:34 +07:00
|
|
|
int kvm_mips_host_tlb_write(struct kvm_vcpu *vcpu, unsigned long entryhi,
|
|
|
|
unsigned long entrylo0, unsigned long entrylo1,
|
|
|
|
int flush_dcache_mask)
|
2012-11-22 09:34:05 +07:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned long old_entryhi;
|
2014-06-27 02:11:37 +07:00
|
|
|
int idx;
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
old_entryhi = read_c0_entryhi();
|
|
|
|
write_c0_entryhi(entryhi);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
tlb_probe();
|
|
|
|
tlb_probe_hazard();
|
|
|
|
idx = read_c0_index();
|
|
|
|
|
|
|
|
if (idx > current_cpu_data.tlbsize) {
|
|
|
|
kvm_err("%s: Invalid Index: %d\n", __func__, idx);
|
|
|
|
kvm_mips_dump_host_tlbs();
|
2015-02-22 23:18:21 +07:00
|
|
|
local_irq_restore(flags);
|
2012-11-22 09:34:05 +07:00
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
write_c0_entrylo0(entrylo0);
|
|
|
|
write_c0_entrylo1(entrylo1);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
2014-05-29 16:16:26 +07:00
|
|
|
if (idx < 0)
|
|
|
|
tlb_write_random();
|
|
|
|
else
|
|
|
|
tlb_write_indexed();
|
2012-11-22 09:34:05 +07:00
|
|
|
tlbw_use_hazard();
|
|
|
|
|
2014-05-29 16:16:41 +07:00
|
|
|
kvm_debug("@ %#lx idx: %2d [entryhi(R): %#lx] entrylo0(R): 0x%08lx, entrylo1(R): 0x%08lx\n",
|
|
|
|
vcpu->arch.pc, idx, read_c0_entryhi(),
|
|
|
|
read_c0_entrylo0(), read_c0_entrylo1());
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
/* Flush D-cache */
|
|
|
|
if (flush_dcache_mask) {
|
2016-06-09 20:19:19 +07:00
|
|
|
if (entrylo0 & ENTRYLO_V) {
|
2012-11-22 09:34:05 +07:00
|
|
|
++vcpu->stat.flush_dcache_exits;
|
2014-06-27 02:11:34 +07:00
|
|
|
flush_data_cache_page((entryhi & VPN2_MASK) &
|
|
|
|
~flush_dcache_mask);
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
2016-06-09 20:19:19 +07:00
|
|
|
if (entrylo1 & ENTRYLO_V) {
|
2012-11-22 09:34:05 +07:00
|
|
|
++vcpu->stat.flush_dcache_exits;
|
2014-06-27 02:11:34 +07:00
|
|
|
flush_data_cache_page(((entryhi & VPN2_MASK) &
|
|
|
|
~flush_dcache_mask) |
|
|
|
|
(0x1 << PAGE_SHIFT));
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Restore old ASID */
|
|
|
|
write_c0_entryhi(old_entryhi);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
local_irq_restore(flags);
|
|
|
|
return 0;
|
|
|
|
}
|
2016-06-09 20:19:10 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_host_tlb_write);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
|
|
|
|
struct kvm_vcpu *vcpu)
|
|
|
|
{
|
2016-06-16 01:29:57 +07:00
|
|
|
kvm_pfn_t pfn;
|
2012-11-22 09:34:05 +07:00
|
|
|
unsigned long flags, old_entryhi = 0, vaddr = 0;
|
2016-06-16 01:29:57 +07:00
|
|
|
unsigned long entrylo[2] = { 0, 0 };
|
|
|
|
unsigned int pair_idx;
|
2012-11-22 09:34:05 +07:00
|
|
|
|
2016-07-08 17:53:21 +07:00
|
|
|
pfn = PFN_DOWN(virt_to_phys(vcpu->arch.kseg0_commpage));
|
2016-06-16 01:29:57 +07:00
|
|
|
pair_idx = (badvaddr >> PAGE_SHIFT) & 1;
|
|
|
|
entrylo[pair_idx] = mips3_paddr_to_tlbpfn(pfn << PAGE_SHIFT) |
|
2016-06-16 01:29:58 +07:00
|
|
|
((_page_cachable_default >> _CACHE_SHIFT) << ENTRYLO_C_SHIFT) |
|
|
|
|
ENTRYLO_D | ENTRYLO_V;
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
old_entryhi = read_c0_entryhi();
|
|
|
|
vaddr = badvaddr & (PAGE_MASK << 1);
|
|
|
|
write_c0_entryhi(vaddr | kvm_mips_get_kernel_asid(vcpu));
|
2016-06-16 01:29:57 +07:00
|
|
|
write_c0_entrylo0(entrylo[0]);
|
|
|
|
write_c0_entrylo1(entrylo[1]);
|
2012-11-22 09:34:05 +07:00
|
|
|
write_c0_index(kvm_mips_get_commpage_asid(vcpu));
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
tlb_write_indexed();
|
|
|
|
tlbw_use_hazard();
|
|
|
|
|
2014-06-27 02:11:34 +07:00
|
|
|
kvm_debug("@ %#lx idx: %2d [entryhi(R): %#lx] entrylo0 (R): 0x%08lx, entrylo1(R): 0x%08lx\n",
|
|
|
|
vcpu->arch.pc, read_c0_index(), read_c0_entryhi(),
|
|
|
|
read_c0_entrylo0(), read_c0_entrylo1());
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
/* Restore old ASID */
|
|
|
|
write_c0_entryhi(old_entryhi);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
local_irq_restore(flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_handle_commpage_tlb_fault);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long entryhi)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
int index = -1;
|
|
|
|
struct kvm_mips_tlb *tlb = vcpu->arch.guest_tlb;
|
|
|
|
|
|
|
|
for (i = 0; i < KVM_MIPS_GUEST_TLB_SIZE; i++) {
|
2014-06-27 02:11:34 +07:00
|
|
|
if (TLB_HI_VPN2_HIT(tlb[i], entryhi) &&
|
|
|
|
TLB_HI_ASID_HIT(tlb[i], entryhi)) {
|
2012-11-22 09:34:05 +07:00
|
|
|
index = i;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
kvm_debug("%s: entryhi: %#lx, index: %d lo0: %#lx, lo1: %#lx\n",
|
2016-06-09 20:19:17 +07:00
|
|
|
__func__, entryhi, index, tlb[i].tlb_lo[0], tlb[i].tlb_lo[1]);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
return index;
|
|
|
|
}
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_guest_tlb_lookup);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr)
|
|
|
|
{
|
|
|
|
unsigned long old_entryhi, flags;
|
2014-06-27 02:11:37 +07:00
|
|
|
int idx;
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
old_entryhi = read_c0_entryhi();
|
|
|
|
|
|
|
|
if (KVM_GUEST_KERNEL_MODE(vcpu))
|
2014-06-27 02:11:34 +07:00
|
|
|
write_c0_entryhi((vaddr & VPN2_MASK) |
|
|
|
|
kvm_mips_get_kernel_asid(vcpu));
|
2012-11-22 09:34:05 +07:00
|
|
|
else {
|
2014-06-27 02:11:34 +07:00
|
|
|
write_c0_entryhi((vaddr & VPN2_MASK) |
|
|
|
|
kvm_mips_get_user_asid(vcpu));
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
tlb_probe();
|
|
|
|
tlb_probe_hazard();
|
|
|
|
idx = read_c0_index();
|
|
|
|
|
|
|
|
/* Restore old ASID */
|
|
|
|
write_c0_entryhi(old_entryhi);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
|
|
|
|
kvm_debug("Host TLB lookup, %#lx, idx: %2d\n", vaddr, idx);
|
|
|
|
|
|
|
|
return idx;
|
|
|
|
}
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_host_tlb_lookup);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long va)
|
|
|
|
{
|
|
|
|
int idx;
|
|
|
|
unsigned long flags, old_entryhi;
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
old_entryhi = read_c0_entryhi();
|
|
|
|
|
|
|
|
write_c0_entryhi((va & VPN2_MASK) | kvm_mips_get_user_asid(vcpu));
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
tlb_probe();
|
|
|
|
tlb_probe_hazard();
|
|
|
|
idx = read_c0_index();
|
|
|
|
|
|
|
|
if (idx >= current_cpu_data.tlbsize)
|
|
|
|
BUG();
|
|
|
|
|
|
|
|
if (idx > 0) {
|
|
|
|
write_c0_entryhi(UNIQUE_ENTRYHI(idx));
|
|
|
|
write_c0_entrylo0(0);
|
|
|
|
write_c0_entrylo1(0);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
tlb_write_indexed();
|
2016-06-09 20:19:15 +07:00
|
|
|
tlbw_use_hazard();
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
write_c0_entryhi(old_entryhi);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
|
2014-05-29 16:16:41 +07:00
|
|
|
if (idx > 0)
|
2012-11-22 09:34:05 +07:00
|
|
|
kvm_debug("%s: Invalidated entryhi %#lx @ idx %d\n", __func__,
|
2014-05-29 16:16:41 +07:00
|
|
|
(va & VPN2_MASK) | kvm_mips_get_user_asid(vcpu), idx);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_host_tlb_inv);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
void kvm_mips_flush_host_tlb(int skip_kseg0)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned long old_entryhi, entryhi;
|
|
|
|
unsigned long old_pagemask;
|
|
|
|
int entry = 0;
|
|
|
|
int maxentry = current_cpu_data.tlbsize;
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
old_entryhi = read_c0_entryhi();
|
|
|
|
old_pagemask = read_c0_pagemask();
|
|
|
|
|
|
|
|
/* Blast 'em all away. */
|
|
|
|
for (entry = 0; entry < maxentry; entry++) {
|
|
|
|
write_c0_index(entry);
|
|
|
|
|
|
|
|
if (skip_kseg0) {
|
2016-06-09 20:19:15 +07:00
|
|
|
mtc0_tlbr_hazard();
|
2012-11-22 09:34:05 +07:00
|
|
|
tlb_read();
|
2016-06-09 20:19:15 +07:00
|
|
|
tlb_read_hazard();
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
entryhi = read_c0_entryhi();
|
|
|
|
|
|
|
|
/* Don't blow away guest kernel entries */
|
2014-06-27 02:11:34 +07:00
|
|
|
if (KVM_GUEST_KSEGX(entryhi) == KVM_GUEST_KSEG0)
|
2012-11-22 09:34:05 +07:00
|
|
|
continue;
|
2016-07-08 17:53:30 +07:00
|
|
|
|
|
|
|
write_c0_pagemask(old_pagemask);
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Make sure all entries differ. */
|
|
|
|
write_c0_entryhi(UNIQUE_ENTRYHI(entry));
|
|
|
|
write_c0_entrylo0(0);
|
|
|
|
write_c0_entrylo1(0);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
tlb_write_indexed();
|
2016-06-09 20:19:15 +07:00
|
|
|
tlbw_use_hazard();
|
2012-11-22 09:34:05 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
write_c0_entryhi(old_entryhi);
|
|
|
|
write_c0_pagemask(old_pagemask);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_flush_host_tlb);
|
2012-11-22 09:34:05 +07:00
|
|
|
|
|
|
|
void kvm_local_flush_tlb_all(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned long old_ctx;
|
|
|
|
int entry = 0;
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
/* Save old context and create impossible VPN2 value */
|
|
|
|
old_ctx = read_c0_entryhi();
|
|
|
|
write_c0_entrylo0(0);
|
|
|
|
write_c0_entrylo1(0);
|
|
|
|
|
|
|
|
/* Blast 'em all away. */
|
|
|
|
while (entry < current_cpu_data.tlbsize) {
|
|
|
|
/* Make sure all entries differ. */
|
|
|
|
write_c0_entryhi(UNIQUE_ENTRYHI(entry));
|
|
|
|
write_c0_index(entry);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
tlb_write_indexed();
|
2016-06-09 20:19:15 +07:00
|
|
|
tlbw_use_hazard();
|
2012-11-22 09:34:05 +07:00
|
|
|
entry++;
|
|
|
|
}
|
|
|
|
write_c0_entryhi(old_ctx);
|
|
|
|
mtc0_tlbw_hazard();
|
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
2015-12-17 06:49:30 +07:00
|
|
|
EXPORT_SYMBOL_GPL(kvm_local_flush_tlb_all);
|
2016-11-15 07:06:05 +07:00
|
|
|
|
|
|
|
/**
|
|
|
|
* kvm_mips_suspend_mm() - Suspend the active mm.
|
|
|
|
* @cpu The CPU we're running on.
|
|
|
|
*
|
|
|
|
* Suspend the active_mm, ready for a switch to a KVM guest virtual address
|
|
|
|
* space. This is left active for the duration of guest context, including time
|
|
|
|
* with interrupts enabled, so we need to be careful not to confuse e.g. cache
|
|
|
|
* management IPIs.
|
|
|
|
*
|
|
|
|
* kvm_mips_resume_mm() should be called before context switching to a different
|
|
|
|
* process so we don't need to worry about reference counting.
|
|
|
|
*
|
|
|
|
* This needs to be in static kernel code to avoid exporting init_mm.
|
|
|
|
*/
|
|
|
|
void kvm_mips_suspend_mm(int cpu)
|
|
|
|
{
|
|
|
|
cpumask_clear_cpu(cpu, mm_cpumask(current->active_mm));
|
|
|
|
current->active_mm = &init_mm;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_suspend_mm);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* kvm_mips_resume_mm() - Resume the current process mm.
|
|
|
|
* @cpu The CPU we're running on.
|
|
|
|
*
|
|
|
|
* Resume the mm of the current process, after a switch back from a KVM guest
|
|
|
|
* virtual address space (see kvm_mips_suspend_mm()).
|
|
|
|
*/
|
|
|
|
void kvm_mips_resume_mm(int cpu)
|
|
|
|
{
|
|
|
|
cpumask_set_cpu(cpu, mm_cpumask(current->mm));
|
|
|
|
current->active_mm = current->mm;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(kvm_mips_resume_mm);
|