2016-04-29 05:24:48 +07:00
|
|
|
/*
|
|
|
|
* PCI Express Downstream Port Containment services driver
|
2016-08-25 03:57:44 +07:00
|
|
|
* Author: Keith Busch <keith.busch@intel.com>
|
|
|
|
*
|
2016-04-29 05:24:48 +07:00
|
|
|
* Copyright (C) 2016 Intel Corp.
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/interrupt.h>
|
2016-08-25 03:57:44 +07:00
|
|
|
#include <linux/init.h>
|
2016-04-29 05:24:48 +07:00
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/pcieport_if.h>
|
2017-03-30 10:48:59 +07:00
|
|
|
#include "../pci.h"
|
2018-01-25 06:03:18 +07:00
|
|
|
#include "aer/aerdrv.h"
|
2016-04-29 05:24:48 +07:00
|
|
|
|
2017-08-19 16:07:20 +07:00
|
|
|
struct rp_pio_header_log_regs {
|
|
|
|
u32 dw0;
|
|
|
|
u32 dw1;
|
|
|
|
u32 dw2;
|
|
|
|
u32 dw3;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dpc_rp_pio_regs {
|
|
|
|
u32 status;
|
|
|
|
u32 mask;
|
|
|
|
u32 severity;
|
|
|
|
u32 syserror;
|
|
|
|
u32 exception;
|
|
|
|
|
|
|
|
struct rp_pio_header_log_regs header_log;
|
|
|
|
u32 impspec_log;
|
|
|
|
u32 tlp_prefix_log[4];
|
|
|
|
u16 first_error;
|
|
|
|
};
|
|
|
|
|
2016-04-29 05:24:48 +07:00
|
|
|
struct dpc_dev {
|
|
|
|
struct pcie_device *dev;
|
2016-06-06 20:06:08 +07:00
|
|
|
struct work_struct work;
|
2018-01-26 07:06:03 +07:00
|
|
|
u16 cap_pos;
|
2018-01-27 04:46:38 +07:00
|
|
|
bool rp_extensions;
|
2017-08-19 16:07:20 +07:00
|
|
|
u32 rp_pio_status;
|
2018-01-26 01:49:27 +07:00
|
|
|
u8 rp_log_size;
|
2017-08-19 16:07:20 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const char * const rp_pio_error_string[] = {
|
|
|
|
"Configuration Request received UR Completion", /* Bit Position 0 */
|
|
|
|
"Configuration Request received CA Completion", /* Bit Position 1 */
|
|
|
|
"Configuration Request Completion Timeout", /* Bit Position 2 */
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
"I/O Request received UR Completion", /* Bit Position 8 */
|
|
|
|
"I/O Request received CA Completion", /* Bit Position 9 */
|
|
|
|
"I/O Request Completion Timeout", /* Bit Position 10 */
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
"Memory Request received UR Completion", /* Bit Position 16 */
|
|
|
|
"Memory Request received CA Completion", /* Bit Position 17 */
|
|
|
|
"Memory Request Completion Timeout", /* Bit Position 18 */
|
2016-04-29 05:24:48 +07:00
|
|
|
};
|
|
|
|
|
2017-02-04 04:46:13 +07:00
|
|
|
static int dpc_wait_rp_inactive(struct dpc_dev *dpc)
|
|
|
|
{
|
|
|
|
unsigned long timeout = jiffies + HZ;
|
|
|
|
struct pci_dev *pdev = dpc->dev->port;
|
2017-08-19 16:07:21 +07:00
|
|
|
struct device *dev = &dpc->dev->device;
|
2018-01-26 07:06:03 +07:00
|
|
|
u16 cap = dpc->cap_pos, status;
|
2017-02-04 04:46:13 +07:00
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_word(pdev, cap + PCI_EXP_DPC_STATUS, &status);
|
2017-02-04 04:46:13 +07:00
|
|
|
while (status & PCI_EXP_DPC_RP_BUSY &&
|
|
|
|
!time_after(jiffies, timeout)) {
|
|
|
|
msleep(10);
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_word(pdev, cap + PCI_EXP_DPC_STATUS, &status);
|
2017-02-04 04:46:13 +07:00
|
|
|
}
|
|
|
|
if (status & PCI_EXP_DPC_RP_BUSY) {
|
2017-08-19 16:07:21 +07:00
|
|
|
dev_warn(dev, "DPC root port still busy\n");
|
2017-02-04 04:46:13 +07:00
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-08-19 16:07:21 +07:00
|
|
|
static void dpc_wait_link_inactive(struct dpc_dev *dpc)
|
2016-04-29 05:24:48 +07:00
|
|
|
{
|
|
|
|
unsigned long timeout = jiffies + HZ;
|
2017-08-19 16:07:21 +07:00
|
|
|
struct pci_dev *pdev = dpc->dev->port;
|
|
|
|
struct device *dev = &dpc->dev->device;
|
2016-04-29 05:24:48 +07:00
|
|
|
u16 lnk_status;
|
|
|
|
|
|
|
|
pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
|
|
|
|
while (lnk_status & PCI_EXP_LNKSTA_DLLLA &&
|
|
|
|
!time_after(jiffies, timeout)) {
|
|
|
|
msleep(10);
|
|
|
|
pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
|
|
|
|
}
|
|
|
|
if (lnk_status & PCI_EXP_LNKSTA_DLLLA)
|
2017-08-19 16:07:21 +07:00
|
|
|
dev_warn(dev, "Link state not disabled for DPC event\n");
|
2016-04-29 05:24:48 +07:00
|
|
|
}
|
|
|
|
|
2018-01-26 20:18:56 +07:00
|
|
|
static void dpc_work(struct work_struct *work)
|
2016-04-29 05:24:48 +07:00
|
|
|
{
|
|
|
|
struct dpc_dev *dpc = container_of(work, struct dpc_dev, work);
|
|
|
|
struct pci_dev *dev, *temp, *pdev = dpc->dev->port;
|
|
|
|
struct pci_bus *parent = pdev->subordinate;
|
2018-01-26 07:06:03 +07:00
|
|
|
u16 cap = dpc->cap_pos, ctl;
|
2016-04-29 05:24:48 +07:00
|
|
|
|
|
|
|
pci_lock_rescan_remove();
|
|
|
|
list_for_each_entry_safe_reverse(dev, temp, &parent->devices,
|
|
|
|
bus_list) {
|
|
|
|
pci_dev_get(dev);
|
2017-03-30 10:48:59 +07:00
|
|
|
pci_dev_set_disconnected(dev, NULL);
|
|
|
|
if (pci_has_subordinate(dev))
|
|
|
|
pci_walk_bus(dev->subordinate,
|
|
|
|
pci_dev_set_disconnected, NULL);
|
2016-04-29 05:24:48 +07:00
|
|
|
pci_stop_and_remove_bus_device(dev);
|
|
|
|
pci_dev_put(dev);
|
|
|
|
}
|
|
|
|
pci_unlock_rescan_remove();
|
|
|
|
|
2017-08-19 16:07:21 +07:00
|
|
|
dpc_wait_link_inactive(dpc);
|
2018-01-27 04:46:38 +07:00
|
|
|
if (dpc->rp_extensions && dpc_wait_rp_inactive(dpc))
|
2017-02-04 04:46:13 +07:00
|
|
|
return;
|
2018-01-27 04:46:38 +07:00
|
|
|
if (dpc->rp_extensions && dpc->rp_pio_status) {
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_write_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_STATUS,
|
|
|
|
dpc->rp_pio_status);
|
2017-08-19 16:07:20 +07:00
|
|
|
dpc->rp_pio_status = 0;
|
|
|
|
}
|
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_write_config_word(pdev, cap + PCI_EXP_DPC_STATUS,
|
2016-04-29 05:24:48 +07:00
|
|
|
PCI_EXP_DPC_STATUS_TRIGGER | PCI_EXP_DPC_STATUS_INTERRUPT);
|
2017-12-14 22:20:18 +07:00
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_word(pdev, cap + PCI_EXP_DPC_CTL, &ctl);
|
|
|
|
pci_write_config_word(pdev, cap + PCI_EXP_DPC_CTL,
|
2017-12-14 22:20:18 +07:00
|
|
|
ctl | PCI_EXP_DPC_CTL_INT_EN);
|
2016-04-29 05:24:48 +07:00
|
|
|
}
|
|
|
|
|
2017-08-19 16:07:20 +07:00
|
|
|
static void dpc_rp_pio_print_error(struct dpc_dev *dpc,
|
|
|
|
struct dpc_rp_pio_regs *rp_pio)
|
|
|
|
{
|
|
|
|
struct device *dev = &dpc->dev->device;
|
|
|
|
int i;
|
|
|
|
u32 status;
|
|
|
|
|
|
|
|
dev_err(dev, "rp_pio_status: %#010x, rp_pio_mask: %#010x\n",
|
|
|
|
rp_pio->status, rp_pio->mask);
|
|
|
|
|
|
|
|
dev_err(dev, "RP PIO severity=%#010x, syserror=%#010x, exception=%#010x\n",
|
|
|
|
rp_pio->severity, rp_pio->syserror, rp_pio->exception);
|
|
|
|
|
|
|
|
status = (rp_pio->status & ~rp_pio->mask);
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(rp_pio_error_string); i++) {
|
|
|
|
if (!(status & (1 << i)))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
dev_err(dev, "[%2d] %s%s\n", i, rp_pio_error_string[i],
|
|
|
|
rp_pio->first_error == i ? " (First)" : "");
|
|
|
|
}
|
|
|
|
|
2018-01-30 07:57:21 +07:00
|
|
|
dev_err(dev, "TLP Header: %#010x %#010x %#010x %#010x\n",
|
|
|
|
rp_pio->header_log.dw0, rp_pio->header_log.dw1,
|
|
|
|
rp_pio->header_log.dw2, rp_pio->header_log.dw3);
|
2018-01-26 01:49:27 +07:00
|
|
|
if (dpc->rp_log_size == 4)
|
2017-08-19 16:07:20 +07:00
|
|
|
return;
|
2018-01-26 01:49:27 +07:00
|
|
|
|
2017-08-19 16:07:20 +07:00
|
|
|
dev_err(dev, "RP PIO ImpSpec Log %#010x\n", rp_pio->impspec_log);
|
|
|
|
|
2018-01-26 01:49:27 +07:00
|
|
|
for (i = 0; i < dpc->rp_log_size - 5; i++)
|
2017-08-19 16:07:20 +07:00
|
|
|
dev_err(dev, "TLP Prefix Header: dw%d, %#010x\n", i,
|
|
|
|
rp_pio->tlp_prefix_log[i]);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dpc_rp_pio_get_info(struct dpc_dev *dpc,
|
|
|
|
struct dpc_rp_pio_regs *rp_pio)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = dpc->dev->port;
|
|
|
|
int i;
|
2018-01-31 01:12:27 +07:00
|
|
|
u16 cap = dpc->cap_pos, dpc_status;
|
2017-08-19 16:07:20 +07:00
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_STATUS,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->status);
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_MASK,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->mask);
|
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_SEVERITY,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->severity);
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_SYSERROR,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->syserror);
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_EXCEPTION,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->exception);
|
|
|
|
|
|
|
|
/* Get First Error Pointer */
|
2018-01-31 01:12:27 +07:00
|
|
|
pci_read_config_word(pdev, cap + PCI_EXP_DPC_STATUS, &dpc_status);
|
|
|
|
rp_pio->first_error = (dpc_status & 0x1f00) >> 8;
|
2017-08-19 16:07:20 +07:00
|
|
|
|
2018-01-26 01:49:27 +07:00
|
|
|
if (dpc->rp_log_size < 4)
|
2017-08-19 16:07:20 +07:00
|
|
|
return;
|
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_HEADER_LOG,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->header_log.dw0);
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_HEADER_LOG + 4,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->header_log.dw1);
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_HEADER_LOG + 8,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->header_log.dw2);
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_HEADER_LOG + 12,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->header_log.dw3);
|
2018-01-26 01:49:27 +07:00
|
|
|
if (dpc->rp_log_size == 4)
|
2017-08-19 16:07:20 +07:00
|
|
|
return;
|
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_dword(pdev, cap + PCI_EXP_DPC_RP_PIO_IMPSPEC_LOG,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->impspec_log);
|
2018-01-26 01:49:27 +07:00
|
|
|
for (i = 0; i < dpc->rp_log_size - 5; i++)
|
2017-08-19 16:07:20 +07:00
|
|
|
pci_read_config_dword(pdev,
|
2018-01-26 07:06:03 +07:00
|
|
|
cap + PCI_EXP_DPC_RP_PIO_TLPPREFIX_LOG,
|
2017-08-19 16:07:20 +07:00
|
|
|
&rp_pio->tlp_prefix_log[i]);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dpc_process_rp_pio_error(struct dpc_dev *dpc)
|
|
|
|
{
|
|
|
|
struct dpc_rp_pio_regs rp_pio_regs;
|
|
|
|
|
|
|
|
dpc_rp_pio_get_info(dpc, &rp_pio_regs);
|
|
|
|
dpc_rp_pio_print_error(dpc, &rp_pio_regs);
|
|
|
|
|
|
|
|
dpc->rp_pio_status = rp_pio_regs.status;
|
|
|
|
}
|
|
|
|
|
2016-04-29 05:24:48 +07:00
|
|
|
static irqreturn_t dpc_irq(int irq, void *context)
|
|
|
|
{
|
|
|
|
struct dpc_dev *dpc = (struct dpc_dev *)context;
|
|
|
|
struct pci_dev *pdev = dpc->dev->port;
|
2017-08-19 16:07:21 +07:00
|
|
|
struct device *dev = &dpc->dev->device;
|
2018-01-26 07:06:03 +07:00
|
|
|
u16 cap = dpc->cap_pos, ctl, status, source, reason, ext_reason;
|
2017-12-14 22:20:18 +07:00
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_word(pdev, cap + PCI_EXP_DPC_CTL, &ctl);
|
2017-12-14 22:20:18 +07:00
|
|
|
|
|
|
|
if (!(ctl & PCI_EXP_DPC_CTL_INT_EN) || ctl == (u16)(~0))
|
|
|
|
return IRQ_NONE;
|
2016-04-29 05:24:48 +07:00
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_word(pdev, cap + PCI_EXP_DPC_STATUS, &status);
|
2017-12-14 22:20:18 +07:00
|
|
|
|
|
|
|
if (!(status & PCI_EXP_DPC_STATUS_INTERRUPT))
|
|
|
|
return IRQ_NONE;
|
|
|
|
|
|
|
|
if (!(status & PCI_EXP_DPC_STATUS_TRIGGER)) {
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_write_config_word(pdev, cap + PCI_EXP_DPC_STATUS,
|
2017-12-14 22:20:18 +07:00
|
|
|
PCI_EXP_DPC_STATUS_INTERRUPT);
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_write_config_word(pdev, cap + PCI_EXP_DPC_CTL,
|
2017-12-14 22:20:18 +07:00
|
|
|
ctl & ~PCI_EXP_DPC_CTL_INT_EN);
|
|
|
|
|
2018-01-26 07:06:03 +07:00
|
|
|
pci_read_config_word(pdev, cap + PCI_EXP_DPC_SOURCE_ID,
|
2016-04-29 05:24:48 +07:00
|
|
|
&source);
|
|
|
|
|
2017-08-19 16:07:21 +07:00
|
|
|
dev_info(dev, "DPC containment event, status:%#06x source:%#06x\n",
|
2016-04-29 05:24:48 +07:00
|
|
|
status, source);
|
|
|
|
|
2017-12-14 22:20:18 +07:00
|
|
|
reason = (status >> 1) & 0x3;
|
|
|
|
ext_reason = (status >> 5) & 0x3;
|
|
|
|
|
|
|
|
dev_warn(dev, "DPC %s detected, remove downstream devices\n",
|
|
|
|
(reason == 0) ? "unmasked uncorrectable error" :
|
|
|
|
(reason == 1) ? "ERR_NONFATAL" :
|
|
|
|
(reason == 2) ? "ERR_FATAL" :
|
|
|
|
(ext_reason == 0) ? "RP PIO error" :
|
|
|
|
(ext_reason == 1) ? "software trigger" :
|
|
|
|
"reserved error");
|
|
|
|
/* show RP PIO error detail information */
|
2018-01-26 20:45:18 +07:00
|
|
|
if (dpc->rp_extensions && reason == 3 && ext_reason == 0)
|
2017-12-14 22:20:18 +07:00
|
|
|
dpc_process_rp_pio_error(dpc);
|
|
|
|
|
|
|
|
schedule_work(&dpc->work);
|
|
|
|
|
2016-04-29 05:24:48 +07:00
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define FLAG(x, y) (((x) & (y)) ? '+' : '-')
|
|
|
|
static int dpc_probe(struct pcie_device *dev)
|
|
|
|
{
|
|
|
|
struct dpc_dev *dpc;
|
|
|
|
struct pci_dev *pdev = dev->port;
|
2017-08-19 16:07:21 +07:00
|
|
|
struct device *device = &dev->device;
|
2016-04-29 05:24:48 +07:00
|
|
|
int status;
|
|
|
|
u16 ctl, cap;
|
|
|
|
|
2018-01-25 06:03:18 +07:00
|
|
|
if (pcie_aer_get_firmware_first(pdev))
|
|
|
|
return -ENOTSUPP;
|
|
|
|
|
2017-08-19 16:07:21 +07:00
|
|
|
dpc = devm_kzalloc(device, sizeof(*dpc), GFP_KERNEL);
|
2016-04-29 05:24:48 +07:00
|
|
|
if (!dpc)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
dpc->cap_pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_DPC);
|
|
|
|
dpc->dev = dev;
|
2018-01-26 20:18:56 +07:00
|
|
|
INIT_WORK(&dpc->work, dpc_work);
|
2016-04-29 05:24:48 +07:00
|
|
|
set_service_data(dev, dpc);
|
|
|
|
|
2017-08-19 16:07:21 +07:00
|
|
|
status = devm_request_irq(device, dev->irq, dpc_irq, IRQF_SHARED,
|
2016-06-06 20:06:07 +07:00
|
|
|
"pcie-dpc", dpc);
|
2016-04-29 05:24:48 +07:00
|
|
|
if (status) {
|
2017-08-19 16:07:21 +07:00
|
|
|
dev_warn(device, "request IRQ%d failed: %d\n", dev->irq,
|
2016-04-29 05:24:48 +07:00
|
|
|
status);
|
2016-06-06 20:06:07 +07:00
|
|
|
return status;
|
2016-04-29 05:24:48 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
pci_read_config_word(pdev, dpc->cap_pos + PCI_EXP_DPC_CAP, &cap);
|
|
|
|
pci_read_config_word(pdev, dpc->cap_pos + PCI_EXP_DPC_CTL, &ctl);
|
|
|
|
|
2018-01-27 04:46:38 +07:00
|
|
|
dpc->rp_extensions = (cap & PCI_EXP_DPC_CAP_RP_EXT);
|
2018-01-26 01:49:27 +07:00
|
|
|
if (dpc->rp_extensions) {
|
|
|
|
dpc->rp_log_size = (cap & PCI_EXP_DPC_RP_PIO_LOG_SIZE) >> 8;
|
|
|
|
if (dpc->rp_log_size < 4 || dpc->rp_log_size > 9) {
|
|
|
|
dev_err(device, "RP PIO log size %u is invalid\n",
|
|
|
|
dpc->rp_log_size);
|
|
|
|
dpc->rp_log_size = 0;
|
|
|
|
}
|
|
|
|
}
|
2017-02-04 04:46:13 +07:00
|
|
|
|
2017-04-28 23:02:49 +07:00
|
|
|
ctl = (ctl & 0xfff4) | PCI_EXP_DPC_CTL_EN_NONFATAL | PCI_EXP_DPC_CTL_INT_EN;
|
2016-04-29 05:24:48 +07:00
|
|
|
pci_write_config_word(pdev, dpc->cap_pos + PCI_EXP_DPC_CTL, ctl);
|
|
|
|
|
2017-08-19 16:07:21 +07:00
|
|
|
dev_info(device, "DPC error containment capabilities: Int Msg #%d, RPExt%c PoisonedTLP%c SwTrigger%c RP PIO Log %d, DL_ActiveErr%c\n",
|
2018-01-17 12:22:05 +07:00
|
|
|
cap & PCI_EXP_DPC_IRQ, FLAG(cap, PCI_EXP_DPC_CAP_RP_EXT),
|
2016-04-29 05:24:48 +07:00
|
|
|
FLAG(cap, PCI_EXP_DPC_CAP_POISONED_TLP),
|
2018-01-26 01:49:27 +07:00
|
|
|
FLAG(cap, PCI_EXP_DPC_CAP_SW_TRIGGER), dpc->rp_log_size,
|
2016-04-29 05:24:48 +07:00
|
|
|
FLAG(cap, PCI_EXP_DPC_CAP_DL_ACTIVE));
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dpc_remove(struct pcie_device *dev)
|
|
|
|
{
|
|
|
|
struct dpc_dev *dpc = get_service_data(dev);
|
|
|
|
struct pci_dev *pdev = dev->port;
|
|
|
|
u16 ctl;
|
|
|
|
|
|
|
|
pci_read_config_word(pdev, dpc->cap_pos + PCI_EXP_DPC_CTL, &ctl);
|
|
|
|
ctl &= ~(PCI_EXP_DPC_CTL_EN_NONFATAL | PCI_EXP_DPC_CTL_INT_EN);
|
|
|
|
pci_write_config_word(pdev, dpc->cap_pos + PCI_EXP_DPC_CTL, ctl);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct pcie_port_service_driver dpcdriver = {
|
|
|
|
.name = "dpc",
|
2016-07-06 23:06:00 +07:00
|
|
|
.port_type = PCIE_ANY_PORT,
|
2016-04-29 05:24:48 +07:00
|
|
|
.service = PCIE_PORT_SERVICE_DPC,
|
|
|
|
.probe = dpc_probe,
|
|
|
|
.remove = dpc_remove,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init dpc_service_init(void)
|
|
|
|
{
|
|
|
|
return pcie_port_service_register(&dpcdriver);
|
|
|
|
}
|
2016-08-25 03:57:44 +07:00
|
|
|
device_initcall(dpc_service_init);
|