2018-05-01 01:10:58 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/* Copyright (C) 2014-2018 Broadcom */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* DOC: Interrupt management for the V3D engine
|
|
|
|
*
|
drm/v3d: Add support for submitting jobs to the TFU.
The TFU can copy from raster, UIF, and SAND input images to UIF output
images, with optional mipmap generation. This will certainly be
useful for media EGL image input, but is also useful immediately for
mipmap generation without bogging the V3D core down.
For now we only run the queue 1 job deep, and don't have any hang
recovery (though I don't think we should need it, with TFU). Queuing
multiple jobs in the HW will require synchronizing the YUV coefficient
regs updates since they don't get FIFOed with the job.
v2: Change the ioctl to IOW instead of IOWR, always set COEF0, explain
why TFU is AUTH, clarify the syncing docs, drop the unused TFU
interrupt regs (you're expected to use the hub's), don't take
&bo->base for NULL bos.
v3: Fix a little whitespace alignment (noticed by checkpatch), rebase
on drm_sched_job_cleanup() changes.
Signed-off-by: Eric Anholt <eric@anholt.net>
Reviewed-by: Dave Emett <david.emett@broadcom.com> (v2)
Link: https://patchwork.freedesktop.org/patch/264607/
2018-11-29 06:09:25 +07:00
|
|
|
* When we take a bin, render, or TFU done interrupt, we need to
|
|
|
|
* signal the fence for that job so that the scheduler can queue up
|
2018-05-01 01:10:58 +07:00
|
|
|
* the next one and unblock any waiters.
|
|
|
|
*
|
|
|
|
* When we take the binner out of memory interrupt, we need to
|
|
|
|
* allocate some new memory and pass it to the binner so that the
|
|
|
|
* current job can make progress.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "v3d_drv.h"
|
|
|
|
#include "v3d_regs.h"
|
2018-12-01 07:57:58 +07:00
|
|
|
#include "v3d_trace.h"
|
2018-05-01 01:10:58 +07:00
|
|
|
|
|
|
|
#define V3D_CORE_IRQS ((u32)(V3D_INT_OUTOMEM | \
|
|
|
|
V3D_INT_FLDONE | \
|
|
|
|
V3D_INT_FRDONE | \
|
|
|
|
V3D_INT_GMPV))
|
|
|
|
|
|
|
|
#define V3D_HUB_IRQS ((u32)(V3D_HUB_INT_MMU_WRV | \
|
|
|
|
V3D_HUB_INT_MMU_PTI | \
|
drm/v3d: Add support for submitting jobs to the TFU.
The TFU can copy from raster, UIF, and SAND input images to UIF output
images, with optional mipmap generation. This will certainly be
useful for media EGL image input, but is also useful immediately for
mipmap generation without bogging the V3D core down.
For now we only run the queue 1 job deep, and don't have any hang
recovery (though I don't think we should need it, with TFU). Queuing
multiple jobs in the HW will require synchronizing the YUV coefficient
regs updates since they don't get FIFOed with the job.
v2: Change the ioctl to IOW instead of IOWR, always set COEF0, explain
why TFU is AUTH, clarify the syncing docs, drop the unused TFU
interrupt regs (you're expected to use the hub's), don't take
&bo->base for NULL bos.
v3: Fix a little whitespace alignment (noticed by checkpatch), rebase
on drm_sched_job_cleanup() changes.
Signed-off-by: Eric Anholt <eric@anholt.net>
Reviewed-by: Dave Emett <david.emett@broadcom.com> (v2)
Link: https://patchwork.freedesktop.org/patch/264607/
2018-11-29 06:09:25 +07:00
|
|
|
V3D_HUB_INT_MMU_CAP | \
|
|
|
|
V3D_HUB_INT_TFUC))
|
2018-05-01 01:10:58 +07:00
|
|
|
|
2019-03-09 00:43:36 +07:00
|
|
|
static irqreturn_t
|
|
|
|
v3d_hub_irq(int irq, void *arg);
|
|
|
|
|
2018-05-01 01:10:58 +07:00
|
|
|
static void
|
|
|
|
v3d_overflow_mem_work(struct work_struct *work)
|
|
|
|
{
|
|
|
|
struct v3d_dev *v3d =
|
|
|
|
container_of(work, struct v3d_dev, overflow_mem_work);
|
|
|
|
struct drm_device *dev = &v3d->drm;
|
|
|
|
struct v3d_bo *bo = v3d_bo_create(dev, NULL /* XXX: GMP */, 256 * 1024);
|
2019-03-14 23:34:51 +07:00
|
|
|
struct drm_gem_object *obj;
|
2018-05-01 01:10:58 +07:00
|
|
|
unsigned long irqflags;
|
|
|
|
|
|
|
|
if (IS_ERR(bo)) {
|
|
|
|
DRM_ERROR("Couldn't allocate binner overflow mem\n");
|
|
|
|
return;
|
|
|
|
}
|
2019-03-14 23:34:51 +07:00
|
|
|
obj = &bo->base.base;
|
2018-05-01 01:10:58 +07:00
|
|
|
|
|
|
|
/* We lost a race, and our work task came in after the bin job
|
|
|
|
* completed and exited. This can happen because the HW
|
|
|
|
* signals OOM before it's fully OOM, so the binner might just
|
|
|
|
* barely complete.
|
|
|
|
*
|
|
|
|
* If we lose the race and our work task comes in after a new
|
|
|
|
* bin job got scheduled, that's fine. We'll just give them
|
|
|
|
* some binner pool anyway.
|
|
|
|
*/
|
|
|
|
spin_lock_irqsave(&v3d->job_lock, irqflags);
|
|
|
|
if (!v3d->bin_job) {
|
|
|
|
spin_unlock_irqrestore(&v3d->job_lock, irqflags);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2019-03-14 23:34:51 +07:00
|
|
|
drm_gem_object_get(obj);
|
2018-05-01 01:10:58 +07:00
|
|
|
list_add_tail(&bo->unref_head, &v3d->bin_job->unref_list);
|
|
|
|
spin_unlock_irqrestore(&v3d->job_lock, irqflags);
|
|
|
|
|
|
|
|
V3D_CORE_WRITE(0, V3D_PTB_BPOA, bo->node.start << PAGE_SHIFT);
|
2019-03-14 23:34:51 +07:00
|
|
|
V3D_CORE_WRITE(0, V3D_PTB_BPOS, obj->size);
|
2018-05-01 01:10:58 +07:00
|
|
|
|
|
|
|
out:
|
2019-03-14 23:34:51 +07:00
|
|
|
drm_gem_object_put_unlocked(obj);
|
2018-05-01 01:10:58 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t
|
|
|
|
v3d_irq(int irq, void *arg)
|
|
|
|
{
|
|
|
|
struct v3d_dev *v3d = arg;
|
|
|
|
u32 intsts;
|
|
|
|
irqreturn_t status = IRQ_NONE;
|
|
|
|
|
|
|
|
intsts = V3D_CORE_READ(0, V3D_CTL_INT_STS);
|
|
|
|
|
|
|
|
/* Acknowledge the interrupts we're handling here. */
|
|
|
|
V3D_CORE_WRITE(0, V3D_CTL_INT_CLR, intsts);
|
|
|
|
|
|
|
|
if (intsts & V3D_INT_OUTOMEM) {
|
|
|
|
/* Note that the OOM status is edge signaled, so the
|
|
|
|
* interrupt won't happen again until the we actually
|
2019-03-14 06:52:08 +07:00
|
|
|
* add more memory. Also, as of V3D 4.1, FLDONE won't
|
|
|
|
* be reported until any OOM state has been cleared.
|
2018-05-01 01:10:58 +07:00
|
|
|
*/
|
|
|
|
schedule_work(&v3d->overflow_mem_work);
|
|
|
|
status = IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (intsts & V3D_INT_FLDONE) {
|
2018-12-01 07:57:58 +07:00
|
|
|
struct v3d_fence *fence =
|
2019-03-14 06:52:09 +07:00
|
|
|
to_v3d_fence(v3d->bin_job->bin.irq_fence);
|
2018-12-01 07:57:58 +07:00
|
|
|
|
|
|
|
trace_v3d_bcl_irq(&v3d->drm, fence->seqno);
|
|
|
|
dma_fence_signal(&fence->base);
|
2018-05-01 01:10:58 +07:00
|
|
|
status = IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (intsts & V3D_INT_FRDONE) {
|
2018-12-01 07:57:58 +07:00
|
|
|
struct v3d_fence *fence =
|
2019-03-14 06:52:09 +07:00
|
|
|
to_v3d_fence(v3d->render_job->render.irq_fence);
|
2018-12-01 07:57:58 +07:00
|
|
|
|
|
|
|
trace_v3d_rcl_irq(&v3d->drm, fence->seqno);
|
|
|
|
dma_fence_signal(&fence->base);
|
2018-05-01 01:10:58 +07:00
|
|
|
status = IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* We shouldn't be triggering these if we have GMP in
|
|
|
|
* always-allowed mode.
|
|
|
|
*/
|
|
|
|
if (intsts & V3D_INT_GMPV)
|
|
|
|
dev_err(v3d->dev, "GMP violation\n");
|
|
|
|
|
2019-03-09 00:43:36 +07:00
|
|
|
/* V3D 4.2 wires the hub and core IRQs together, so if we &
|
|
|
|
* didn't see the common one then check hub for MMU IRQs.
|
|
|
|
*/
|
|
|
|
if (v3d->single_irq_line && status == IRQ_NONE)
|
|
|
|
return v3d_hub_irq(irq, arg);
|
|
|
|
|
2018-05-01 01:10:58 +07:00
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t
|
|
|
|
v3d_hub_irq(int irq, void *arg)
|
|
|
|
{
|
|
|
|
struct v3d_dev *v3d = arg;
|
|
|
|
u32 intsts;
|
|
|
|
irqreturn_t status = IRQ_NONE;
|
|
|
|
|
|
|
|
intsts = V3D_READ(V3D_HUB_INT_STS);
|
|
|
|
|
|
|
|
/* Acknowledge the interrupts we're handling here. */
|
|
|
|
V3D_WRITE(V3D_HUB_INT_CLR, intsts);
|
|
|
|
|
drm/v3d: Add support for submitting jobs to the TFU.
The TFU can copy from raster, UIF, and SAND input images to UIF output
images, with optional mipmap generation. This will certainly be
useful for media EGL image input, but is also useful immediately for
mipmap generation without bogging the V3D core down.
For now we only run the queue 1 job deep, and don't have any hang
recovery (though I don't think we should need it, with TFU). Queuing
multiple jobs in the HW will require synchronizing the YUV coefficient
regs updates since they don't get FIFOed with the job.
v2: Change the ioctl to IOW instead of IOWR, always set COEF0, explain
why TFU is AUTH, clarify the syncing docs, drop the unused TFU
interrupt regs (you're expected to use the hub's), don't take
&bo->base for NULL bos.
v3: Fix a little whitespace alignment (noticed by checkpatch), rebase
on drm_sched_job_cleanup() changes.
Signed-off-by: Eric Anholt <eric@anholt.net>
Reviewed-by: Dave Emett <david.emett@broadcom.com> (v2)
Link: https://patchwork.freedesktop.org/patch/264607/
2018-11-29 06:09:25 +07:00
|
|
|
if (intsts & V3D_HUB_INT_TFUC) {
|
2018-12-01 07:57:58 +07:00
|
|
|
struct v3d_fence *fence =
|
2019-03-14 06:52:09 +07:00
|
|
|
to_v3d_fence(v3d->tfu_job->irq_fence);
|
2018-12-01 07:57:58 +07:00
|
|
|
|
|
|
|
trace_v3d_tfu_irq(&v3d->drm, fence->seqno);
|
|
|
|
dma_fence_signal(&fence->base);
|
drm/v3d: Add support for submitting jobs to the TFU.
The TFU can copy from raster, UIF, and SAND input images to UIF output
images, with optional mipmap generation. This will certainly be
useful for media EGL image input, but is also useful immediately for
mipmap generation without bogging the V3D core down.
For now we only run the queue 1 job deep, and don't have any hang
recovery (though I don't think we should need it, with TFU). Queuing
multiple jobs in the HW will require synchronizing the YUV coefficient
regs updates since they don't get FIFOed with the job.
v2: Change the ioctl to IOW instead of IOWR, always set COEF0, explain
why TFU is AUTH, clarify the syncing docs, drop the unused TFU
interrupt regs (you're expected to use the hub's), don't take
&bo->base for NULL bos.
v3: Fix a little whitespace alignment (noticed by checkpatch), rebase
on drm_sched_job_cleanup() changes.
Signed-off-by: Eric Anholt <eric@anholt.net>
Reviewed-by: Dave Emett <david.emett@broadcom.com> (v2)
Link: https://patchwork.freedesktop.org/patch/264607/
2018-11-29 06:09:25 +07:00
|
|
|
status = IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2018-05-01 01:10:58 +07:00
|
|
|
if (intsts & (V3D_HUB_INT_MMU_WRV |
|
|
|
|
V3D_HUB_INT_MMU_PTI |
|
|
|
|
V3D_HUB_INT_MMU_CAP)) {
|
|
|
|
u32 axi_id = V3D_READ(V3D_MMU_VIO_ID);
|
|
|
|
u64 vio_addr = (u64)V3D_READ(V3D_MMU_VIO_ADDR) << 8;
|
|
|
|
|
|
|
|
dev_err(v3d->dev, "MMU error from client %d at 0x%08llx%s%s%s\n",
|
|
|
|
axi_id, (long long)vio_addr,
|
|
|
|
((intsts & V3D_HUB_INT_MMU_WRV) ?
|
|
|
|
", write violation" : ""),
|
|
|
|
((intsts & V3D_HUB_INT_MMU_PTI) ?
|
|
|
|
", pte invalid" : ""),
|
|
|
|
((intsts & V3D_HUB_INT_MMU_CAP) ?
|
|
|
|
", cap exceeded" : ""));
|
|
|
|
status = IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
2019-03-09 00:43:35 +07:00
|
|
|
int
|
2018-05-01 01:10:58 +07:00
|
|
|
v3d_irq_init(struct v3d_dev *v3d)
|
|
|
|
{
|
2019-03-09 00:43:36 +07:00
|
|
|
int irq1, ret, core;
|
2018-05-01 01:10:58 +07:00
|
|
|
|
|
|
|
INIT_WORK(&v3d->overflow_mem_work, v3d_overflow_mem_work);
|
|
|
|
|
|
|
|
/* Clear any pending interrupts someone might have left around
|
|
|
|
* for us.
|
|
|
|
*/
|
|
|
|
for (core = 0; core < v3d->cores; core++)
|
|
|
|
V3D_CORE_WRITE(core, V3D_CTL_INT_CLR, V3D_CORE_IRQS);
|
|
|
|
V3D_WRITE(V3D_HUB_INT_CLR, V3D_HUB_IRQS);
|
|
|
|
|
2019-03-09 00:43:36 +07:00
|
|
|
irq1 = platform_get_irq(v3d->pdev, 1);
|
|
|
|
if (irq1 == -EPROBE_DEFER)
|
|
|
|
return irq1;
|
|
|
|
if (irq1 > 0) {
|
|
|
|
ret = devm_request_irq(v3d->dev, irq1,
|
|
|
|
v3d_irq, IRQF_SHARED,
|
|
|
|
"v3d_core0", v3d);
|
|
|
|
if (ret)
|
|
|
|
goto fail;
|
|
|
|
ret = devm_request_irq(v3d->dev, platform_get_irq(v3d->pdev, 0),
|
|
|
|
v3d_hub_irq, IRQF_SHARED,
|
|
|
|
"v3d_hub", v3d);
|
|
|
|
if (ret)
|
|
|
|
goto fail;
|
|
|
|
} else {
|
|
|
|
v3d->single_irq_line = true;
|
|
|
|
|
|
|
|
ret = devm_request_irq(v3d->dev, platform_get_irq(v3d->pdev, 0),
|
|
|
|
v3d_irq, IRQF_SHARED,
|
|
|
|
"v3d", v3d);
|
|
|
|
if (ret)
|
|
|
|
goto fail;
|
|
|
|
}
|
2018-05-01 01:10:58 +07:00
|
|
|
|
|
|
|
v3d_irq_enable(v3d);
|
2019-03-09 00:43:35 +07:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
fail:
|
|
|
|
if (ret != -EPROBE_DEFER)
|
|
|
|
dev_err(v3d->dev, "IRQ setup failed: %d\n", ret);
|
|
|
|
return ret;
|
2018-05-01 01:10:58 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
v3d_irq_enable(struct v3d_dev *v3d)
|
|
|
|
{
|
|
|
|
int core;
|
|
|
|
|
|
|
|
/* Enable our set of interrupts, masking out any others. */
|
|
|
|
for (core = 0; core < v3d->cores; core++) {
|
|
|
|
V3D_CORE_WRITE(core, V3D_CTL_INT_MSK_SET, ~V3D_CORE_IRQS);
|
|
|
|
V3D_CORE_WRITE(core, V3D_CTL_INT_MSK_CLR, V3D_CORE_IRQS);
|
|
|
|
}
|
|
|
|
|
|
|
|
V3D_WRITE(V3D_HUB_INT_MSK_SET, ~V3D_HUB_IRQS);
|
|
|
|
V3D_WRITE(V3D_HUB_INT_MSK_CLR, V3D_HUB_IRQS);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
v3d_irq_disable(struct v3d_dev *v3d)
|
|
|
|
{
|
|
|
|
int core;
|
|
|
|
|
|
|
|
/* Disable all interrupts. */
|
|
|
|
for (core = 0; core < v3d->cores; core++)
|
|
|
|
V3D_CORE_WRITE(core, V3D_CTL_INT_MSK_SET, ~0);
|
|
|
|
V3D_WRITE(V3D_HUB_INT_MSK_SET, ~0);
|
|
|
|
|
|
|
|
/* Clear any pending interrupts we might have left. */
|
|
|
|
for (core = 0; core < v3d->cores; core++)
|
|
|
|
V3D_CORE_WRITE(core, V3D_CTL_INT_CLR, V3D_CORE_IRQS);
|
|
|
|
V3D_WRITE(V3D_HUB_INT_CLR, V3D_HUB_IRQS);
|
|
|
|
|
|
|
|
cancel_work_sync(&v3d->overflow_mem_work);
|
|
|
|
}
|
|
|
|
|
|
|
|
/** Reinitializes interrupt registers when a GPU reset is performed. */
|
|
|
|
void v3d_irq_reset(struct v3d_dev *v3d)
|
|
|
|
{
|
|
|
|
v3d_irq_enable(v3d);
|
|
|
|
}
|