2019-05-19 20:51:31 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
2012-03-16 12:40:19 +07:00
|
|
|
/*
|
|
|
|
* Core driver interface for TI TPS65090 PMIC family
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 NVIDIA Corporation
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __LINUX_MFD_TPS65090_H
|
|
|
|
#define __LINUX_MFD_TPS65090_H
|
|
|
|
|
2012-04-17 16:08:56 +07:00
|
|
|
#include <linux/irq.h>
|
2012-11-20 10:14:48 +07:00
|
|
|
#include <linux/regmap.h>
|
2012-04-17 16:08:56 +07:00
|
|
|
|
2012-11-20 10:14:49 +07:00
|
|
|
/* TPS65090 IRQs */
|
|
|
|
enum {
|
2013-03-13 05:08:06 +07:00
|
|
|
TPS65090_IRQ_INTERRUPT,
|
2012-11-20 10:14:49 +07:00
|
|
|
TPS65090_IRQ_VAC_STATUS_CHANGE,
|
|
|
|
TPS65090_IRQ_VSYS_STATUS_CHANGE,
|
|
|
|
TPS65090_IRQ_BAT_STATUS_CHANGE,
|
|
|
|
TPS65090_IRQ_CHARGING_STATUS_CHANGE,
|
|
|
|
TPS65090_IRQ_CHARGING_COMPLETE,
|
|
|
|
TPS65090_IRQ_OVERLOAD_DCDC1,
|
|
|
|
TPS65090_IRQ_OVERLOAD_DCDC2,
|
|
|
|
TPS65090_IRQ_OVERLOAD_DCDC3,
|
|
|
|
TPS65090_IRQ_OVERLOAD_FET1,
|
|
|
|
TPS65090_IRQ_OVERLOAD_FET2,
|
|
|
|
TPS65090_IRQ_OVERLOAD_FET3,
|
|
|
|
TPS65090_IRQ_OVERLOAD_FET4,
|
|
|
|
TPS65090_IRQ_OVERLOAD_FET5,
|
|
|
|
TPS65090_IRQ_OVERLOAD_FET6,
|
|
|
|
TPS65090_IRQ_OVERLOAD_FET7,
|
|
|
|
};
|
2012-04-17 16:08:56 +07:00
|
|
|
|
2012-10-09 16:48:59 +07:00
|
|
|
/* TPS65090 Regulator ID */
|
|
|
|
enum {
|
2012-10-09 16:49:00 +07:00
|
|
|
TPS65090_REGULATOR_DCDC1,
|
|
|
|
TPS65090_REGULATOR_DCDC2,
|
|
|
|
TPS65090_REGULATOR_DCDC3,
|
|
|
|
TPS65090_REGULATOR_FET1,
|
|
|
|
TPS65090_REGULATOR_FET2,
|
|
|
|
TPS65090_REGULATOR_FET3,
|
|
|
|
TPS65090_REGULATOR_FET4,
|
|
|
|
TPS65090_REGULATOR_FET5,
|
|
|
|
TPS65090_REGULATOR_FET6,
|
|
|
|
TPS65090_REGULATOR_FET7,
|
2012-10-09 16:49:01 +07:00
|
|
|
TPS65090_REGULATOR_LDO1,
|
|
|
|
TPS65090_REGULATOR_LDO2,
|
2012-10-09 16:48:59 +07:00
|
|
|
|
|
|
|
/* Last entry for maximum ID */
|
2012-10-09 16:49:00 +07:00
|
|
|
TPS65090_REGULATOR_MAX,
|
2012-10-09 16:48:59 +07:00
|
|
|
};
|
|
|
|
|
2014-04-17 06:12:27 +07:00
|
|
|
/* Register addresses */
|
|
|
|
#define TPS65090_REG_INTR_STS 0x00
|
|
|
|
#define TPS65090_REG_INTR_STS2 0x01
|
|
|
|
#define TPS65090_REG_INTR_MASK 0x02
|
|
|
|
#define TPS65090_REG_INTR_MASK2 0x03
|
|
|
|
#define TPS65090_REG_CG_CTRL0 0x04
|
|
|
|
#define TPS65090_REG_CG_CTRL1 0x05
|
|
|
|
#define TPS65090_REG_CG_CTRL2 0x06
|
|
|
|
#define TPS65090_REG_CG_CTRL3 0x07
|
|
|
|
#define TPS65090_REG_CG_CTRL4 0x08
|
|
|
|
#define TPS65090_REG_CG_CTRL5 0x09
|
|
|
|
#define TPS65090_REG_CG_STATUS1 0x0a
|
|
|
|
#define TPS65090_REG_CG_STATUS2 0x0b
|
2016-02-01 05:00:06 +07:00
|
|
|
#define TPS65090_REG_AD_OUT1 0x17
|
|
|
|
#define TPS65090_REG_AD_OUT2 0x18
|
|
|
|
|
|
|
|
#define TPS65090_MAX_REG TPS65090_REG_AD_OUT2
|
|
|
|
#define TPS65090_NUM_REGS (TPS65090_MAX_REG + 1)
|
2014-04-17 06:12:27 +07:00
|
|
|
|
2018-05-14 15:06:33 +07:00
|
|
|
struct gpio_desc;
|
|
|
|
|
2012-04-17 16:08:56 +07:00
|
|
|
struct tps65090 {
|
|
|
|
struct device *dev;
|
|
|
|
struct regmap *rmap;
|
2012-11-20 10:14:49 +07:00
|
|
|
struct regmap_irq_chip_data *irq_data;
|
2012-03-16 12:40:19 +07:00
|
|
|
};
|
|
|
|
|
2012-10-09 16:48:59 +07:00
|
|
|
/*
|
|
|
|
* struct tps65090_regulator_plat_data
|
|
|
|
*
|
|
|
|
* @reg_init_data: The regulator init data.
|
2012-10-09 16:49:02 +07:00
|
|
|
* @enable_ext_control: Enable extrenal control or not. Only available for
|
|
|
|
* DCDC1, DCDC2 and DCDC3.
|
2018-05-14 15:06:33 +07:00
|
|
|
* @gpiod: Gpio descriptor if external control is enabled and controlled through
|
|
|
|
* gpio
|
2014-04-17 06:12:28 +07:00
|
|
|
* @overcurrent_wait_valid: True if the overcurrent_wait should be applied.
|
|
|
|
* @overcurrent_wait: Value to set as the overcurrent wait time. This is the
|
|
|
|
* actual bitfield value, not a time in ms (valid value are 0 - 3).
|
2012-10-09 16:48:59 +07:00
|
|
|
*/
|
|
|
|
struct tps65090_regulator_plat_data {
|
|
|
|
struct regulator_init_data *reg_init_data;
|
2012-10-09 16:49:02 +07:00
|
|
|
bool enable_ext_control;
|
2018-05-14 15:06:33 +07:00
|
|
|
struct gpio_desc *gpiod;
|
2014-04-17 06:12:28 +07:00
|
|
|
bool overcurrent_wait_valid;
|
|
|
|
int overcurrent_wait;
|
2012-10-09 16:48:59 +07:00
|
|
|
};
|
|
|
|
|
2012-03-16 12:40:19 +07:00
|
|
|
struct tps65090_platform_data {
|
|
|
|
int irq_base;
|
2013-03-13 05:08:09 +07:00
|
|
|
|
|
|
|
char **supplied_to;
|
|
|
|
size_t num_supplicants;
|
|
|
|
int enable_low_current_chrg;
|
|
|
|
|
2012-10-09 16:49:00 +07:00
|
|
|
struct tps65090_regulator_plat_data *reg_pdata[TPS65090_REGULATOR_MAX];
|
2012-03-16 12:40:19 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* NOTE: the functions below are not intended for use outside
|
|
|
|
* of the TPS65090 sub-device drivers
|
|
|
|
*/
|
2012-11-20 10:14:48 +07:00
|
|
|
static inline int tps65090_write(struct device *dev, int reg, uint8_t val)
|
|
|
|
{
|
|
|
|
struct tps65090 *tps = dev_get_drvdata(dev);
|
|
|
|
|
|
|
|
return regmap_write(tps->rmap, reg, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int tps65090_read(struct device *dev, int reg, uint8_t *val)
|
|
|
|
{
|
|
|
|
struct tps65090 *tps = dev_get_drvdata(dev);
|
|
|
|
unsigned int temp_val;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = regmap_read(tps->rmap, reg, &temp_val);
|
|
|
|
if (!ret)
|
|
|
|
*val = temp_val;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int tps65090_set_bits(struct device *dev, int reg,
|
|
|
|
uint8_t bit_num)
|
|
|
|
{
|
|
|
|
struct tps65090 *tps = dev_get_drvdata(dev);
|
|
|
|
|
|
|
|
return regmap_update_bits(tps->rmap, reg, BIT(bit_num), ~0u);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int tps65090_clr_bits(struct device *dev, int reg,
|
|
|
|
uint8_t bit_num)
|
|
|
|
{
|
|
|
|
struct tps65090 *tps = dev_get_drvdata(dev);
|
|
|
|
|
|
|
|
return regmap_update_bits(tps->rmap, reg, BIT(bit_num), 0u);
|
|
|
|
}
|
2012-03-16 12:40:19 +07:00
|
|
|
|
|
|
|
#endif /*__LINUX_MFD_TPS65090_H */
|