2013-03-10 22:09:06 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Maxime Ripard
|
|
|
|
*
|
|
|
|
* Maxime Ripard <maxime.ripard@free-electrons.com>
|
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
2014-01-03 04:05:04 +07:00
|
|
|
aliases {
|
|
|
|
serial0 = &uart0;
|
|
|
|
serial1 = &uart1;
|
|
|
|
serial2 = &uart2;
|
|
|
|
serial3 = &uart3;
|
|
|
|
serial4 = &uart4;
|
|
|
|
serial5 = &uart5;
|
|
|
|
};
|
|
|
|
|
|
|
|
|
2013-03-10 22:09:06 +07:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@2 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@3 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <3>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
reg = <0x40000000 0x80000000>;
|
|
|
|
};
|
|
|
|
|
2014-04-18 02:54:41 +07:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
|
|
|
|
interrupts = <0 120 4>,
|
|
|
|
<0 121 4>,
|
|
|
|
<0 122 4>,
|
|
|
|
<0 123 4>;
|
|
|
|
};
|
|
|
|
|
2013-03-10 22:09:06 +07:00
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
2013-07-24 04:54:19 +07:00
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
2013-03-10 22:09:06 +07:00
|
|
|
|
2013-07-24 04:54:19 +07:00
|
|
|
osc24M: osc24M {
|
2013-03-10 22:09:06 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
2013-07-24 04:54:19 +07:00
|
|
|
|
2014-02-03 08:51:43 +07:00
|
|
|
osc32k: clk@0 {
|
2013-07-24 04:54:19 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "osc32k";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:43 +07:00
|
|
|
pll1: clk@01c20000 {
|
2013-07-24 04:54:19 +07:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun6i-a31-pll1-clk";
|
|
|
|
reg = <0x01c20000 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "pll1";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
2014-02-05 20:05:04 +07:00
|
|
|
pll6: clk@01c20028 {
|
2013-07-24 04:54:19 +07:00
|
|
|
#clock-cells = <0>;
|
2014-02-05 20:05:04 +07:00
|
|
|
compatible = "allwinner,sun6i-a31-pll6-clk";
|
|
|
|
reg = <0x01c20028 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "pll6";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu: cpu@01c20050 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-cpu-clk";
|
2013-07-24 04:54:19 +07:00
|
|
|
reg = <0x01c20050 0x4>;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PLL1 is listed twice here.
|
|
|
|
* While it looks suspicious, it's actually documented
|
|
|
|
* that way both in the datasheet and in the code from
|
|
|
|
* Allwinner.
|
|
|
|
*/
|
|
|
|
clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "cpu";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
axi: axi@01c20050 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-axi-clk";
|
2013-07-24 04:54:19 +07:00
|
|
|
reg = <0x01c20050 0x4>;
|
|
|
|
clocks = <&cpu>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "axi";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
ahb1_mux: ahb1_mux@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun6i-a31-ahb1-mux-clk";
|
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "ahb1_mux";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
ahb1: ahb1@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-ahb-clk";
|
2013-07-24 04:54:19 +07:00
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&ahb1_mux>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "ahb1";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:43 +07:00
|
|
|
ahb1_gates: clk@01c20060 {
|
2013-07-24 04:54:19 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
|
|
|
|
reg = <0x01c20060 0x8>;
|
|
|
|
clocks = <&ahb1>;
|
|
|
|
clock-output-names = "ahb1_mipidsi", "ahb1_ss",
|
|
|
|
"ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
|
|
|
|
"ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
|
|
|
|
"ahb1_nand0", "ahb1_sdram",
|
|
|
|
"ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
|
|
|
|
"ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
|
|
|
|
"ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
|
|
|
|
"ahb1_ehci1", "ahb1_ohci0",
|
|
|
|
"ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
|
|
|
|
"ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
|
|
|
|
"ahb1_hdmi", "ahb1_de0", "ahb1_de1",
|
|
|
|
"ahb1_fe0", "ahb1_fe1", "ahb1_mp",
|
|
|
|
"ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
|
|
|
|
"ahb1_drc0", "ahb1_drc1";
|
|
|
|
};
|
|
|
|
|
|
|
|
apb1: apb1@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-apb0-clk";
|
2013-07-24 04:54:19 +07:00
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&ahb1>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "apb1";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:43 +07:00
|
|
|
apb1_gates: clk@01c20068 {
|
2013-07-24 04:54:19 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun6i-a31-apb1-gates-clk";
|
|
|
|
reg = <0x01c20068 0x4>;
|
|
|
|
clocks = <&apb1>;
|
|
|
|
clock-output-names = "apb1_codec", "apb1_digital_mic",
|
|
|
|
"apb1_pio", "apb1_daudio0",
|
|
|
|
"apb1_daudio1";
|
|
|
|
};
|
|
|
|
|
|
|
|
apb2_mux: apb2_mux@01c20058 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 15:55:58 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-apb1-mux-clk";
|
2013-07-24 04:54:19 +07:00
|
|
|
reg = <0x01c20058 0x4>;
|
|
|
|
clocks = <&osc32k>, <&osc24M>, <&pll6>, <&pll6>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "apb2_mux";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
apb2: apb2@01c20058 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun6i-a31-apb2-div-clk";
|
|
|
|
reg = <0x01c20058 0x4>;
|
|
|
|
clocks = <&apb2_mux>;
|
2014-02-03 08:51:43 +07:00
|
|
|
clock-output-names = "apb2";
|
2013-07-24 04:54:19 +07:00
|
|
|
};
|
|
|
|
|
2014-02-03 08:51:43 +07:00
|
|
|
apb2_gates: clk@01c2006c {
|
2013-07-24 04:54:19 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun6i-a31-apb2-gates-clk";
|
2013-09-24 20:30:05 +07:00
|
|
|
reg = <0x01c2006c 0x4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&apb2>;
|
|
|
|
clock-output-names = "apb2_i2c0", "apb2_i2c1",
|
|
|
|
"apb2_i2c2", "apb2_i2c3", "apb2_uart0",
|
|
|
|
"apb2_uart1", "apb2_uart2", "apb2_uart3",
|
|
|
|
"apb2_uart4", "apb2_uart5";
|
|
|
|
};
|
2014-02-05 20:05:04 +07:00
|
|
|
|
2014-05-02 22:57:23 +07:00
|
|
|
mmc0_clk: clk@01c20088 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
|
|
|
reg = <0x01c20088 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6>;
|
|
|
|
clock-output-names = "mmc0";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc1_clk: clk@01c2008c {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
|
|
|
reg = <0x01c2008c 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6>;
|
|
|
|
clock-output-names = "mmc1";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc2_clk: clk@01c20090 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
|
|
|
reg = <0x01c20090 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6>;
|
|
|
|
clock-output-names = "mmc2";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc3_clk: clk@01c20094 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
|
|
|
reg = <0x01c20094 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6>;
|
|
|
|
clock-output-names = "mmc3";
|
|
|
|
};
|
|
|
|
|
2014-02-05 20:05:04 +07:00
|
|
|
spi0_clk: clk@01c200a0 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-24 23:29:06 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2014-02-05 20:05:04 +07:00
|
|
|
reg = <0x01c200a0 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6>;
|
|
|
|
clock-output-names = "spi0";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1_clk: clk@01c200a4 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-24 23:29:06 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2014-02-05 20:05:04 +07:00
|
|
|
reg = <0x01c200a4 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6>;
|
|
|
|
clock-output-names = "spi1";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi2_clk: clk@01c200a8 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-24 23:29:06 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2014-02-05 20:05:04 +07:00
|
|
|
reg = <0x01c200a8 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6>;
|
|
|
|
clock-output-names = "spi2";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi3_clk: clk@01c200ac {
|
|
|
|
#clock-cells = <0>;
|
2014-02-24 23:29:06 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2014-02-05 20:05:04 +07:00
|
|
|
reg = <0x01c200ac 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6>;
|
|
|
|
clock-output-names = "spi3";
|
|
|
|
};
|
2014-05-13 22:44:16 +07:00
|
|
|
|
|
|
|
usb_clk: clk@01c200cc {
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
compatible = "allwinner,sun6i-a31-usb-clk";
|
|
|
|
reg = <0x01c200cc 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "usb_phy0", "usb_phy1", "usb_phy2",
|
|
|
|
"usb_ohci0", "usb_ohci1",
|
|
|
|
"usb_ohci2";
|
|
|
|
};
|
2013-03-10 22:09:06 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
soc@01c00000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2014-01-30 21:41:23 +07:00
|
|
|
dma: dma-controller@01c02000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-dma";
|
|
|
|
reg = <0x01c02000 0x1000>;
|
|
|
|
interrupts = <0 50 4>;
|
|
|
|
clocks = <&ahb1_gates 6>;
|
|
|
|
resets = <&ahb1_rst 6>;
|
|
|
|
#dma-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2014-05-02 22:57:24 +07:00
|
|
|
mmc0: mmc@01c0f000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c0f000 0x1000>;
|
|
|
|
clocks = <&ahb1_gates 8>, <&mmc0_clk>;
|
|
|
|
clock-names = "ahb", "mmc";
|
|
|
|
resets = <&ahb1_rst 8>;
|
|
|
|
reset-names = "ahb";
|
|
|
|
interrupts = <0 60 4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc1: mmc@01c10000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c10000 0x1000>;
|
|
|
|
clocks = <&ahb1_gates 9>, <&mmc1_clk>;
|
|
|
|
clock-names = "ahb", "mmc";
|
|
|
|
resets = <&ahb1_rst 9>;
|
|
|
|
reset-names = "ahb";
|
|
|
|
interrupts = <0 61 4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc2: mmc@01c11000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c11000 0x1000>;
|
|
|
|
clocks = <&ahb1_gates 10>, <&mmc2_clk>;
|
|
|
|
clock-names = "ahb", "mmc";
|
|
|
|
resets = <&ahb1_rst 10>;
|
|
|
|
reset-names = "ahb";
|
|
|
|
interrupts = <0 62 4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc3: mmc@01c12000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c12000 0x1000>;
|
|
|
|
clocks = <&ahb1_gates 11>, <&mmc3_clk>;
|
|
|
|
clock-names = "ahb", "mmc";
|
|
|
|
resets = <&ahb1_rst 11>;
|
|
|
|
reset-names = "ahb";
|
|
|
|
interrupts = <0 63 4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-13 04:16:05 +07:00
|
|
|
pio: pinctrl@01c20800 {
|
|
|
|
compatible = "allwinner,sun6i-a31-pinctrl";
|
|
|
|
reg = <0x01c20800 0x400>;
|
2013-12-11 01:37:22 +07:00
|
|
|
interrupts = <0 11 4>,
|
|
|
|
<0 15 4>,
|
|
|
|
<0 16 4>,
|
|
|
|
<0 17 4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&apb1_gates 5>;
|
2013-03-13 04:16:05 +07:00
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#gpio-cells = <3>;
|
2013-06-23 04:56:40 +07:00
|
|
|
|
|
|
|
uart0_pins_a: uart0@0 {
|
|
|
|
allwinner,pins = "PH20", "PH21";
|
|
|
|
allwinner,function = "uart0";
|
|
|
|
allwinner,drive = <0>;
|
|
|
|
allwinner,pull = <0>;
|
|
|
|
};
|
2014-03-04 23:28:40 +07:00
|
|
|
|
|
|
|
i2c0_pins_a: i2c0@0 {
|
|
|
|
allwinner,pins = "PH14", "PH15";
|
|
|
|
allwinner,function = "i2c0";
|
|
|
|
allwinner,drive = <0>;
|
|
|
|
allwinner,pull = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1_pins_a: i2c1@0 {
|
|
|
|
allwinner,pins = "PH16", "PH17";
|
|
|
|
allwinner,function = "i2c1";
|
|
|
|
allwinner,drive = <0>;
|
|
|
|
allwinner,pull = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2_pins_a: i2c2@0 {
|
|
|
|
allwinner,pins = "PH18", "PH19";
|
|
|
|
allwinner,function = "i2c2";
|
|
|
|
allwinner,drive = <0>;
|
|
|
|
allwinner,pull = <0>;
|
|
|
|
};
|
2014-04-26 17:16:16 +07:00
|
|
|
|
|
|
|
mmc0_pins_a: mmc0@0 {
|
|
|
|
allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
|
|
|
|
allwinner,function = "mmc0";
|
|
|
|
allwinner,drive = <2>;
|
|
|
|
allwinner,pull = <0>;
|
|
|
|
};
|
2013-03-13 04:16:05 +07:00
|
|
|
};
|
|
|
|
|
2013-09-24 15:10:41 +07:00
|
|
|
ahb1_rst: reset@01c202c0 {
|
|
|
|
#reset-cells = <1>;
|
|
|
|
compatible = "allwinner,sun6i-a31-ahb1-reset";
|
|
|
|
reg = <0x01c202c0 0xc>;
|
|
|
|
};
|
|
|
|
|
|
|
|
apb1_rst: reset@01c202d0 {
|
|
|
|
#reset-cells = <1>;
|
|
|
|
compatible = "allwinner,sun6i-a31-clock-reset";
|
|
|
|
reg = <0x01c202d0 0x4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
apb2_rst: reset@01c202d8 {
|
|
|
|
#reset-cells = <1>;
|
|
|
|
compatible = "allwinner,sun6i-a31-clock-reset";
|
|
|
|
reg = <0x01c202d8 0x4>;
|
|
|
|
};
|
|
|
|
|
2013-03-10 22:09:06 +07:00
|
|
|
timer@01c20c00 {
|
2014-02-06 16:40:32 +07:00
|
|
|
compatible = "allwinner,sun4i-a10-timer";
|
2013-03-10 22:09:06 +07:00
|
|
|
reg = <0x01c20c00 0xa0>;
|
2013-12-11 01:37:22 +07:00
|
|
|
interrupts = <0 18 4>,
|
|
|
|
<0 19 4>,
|
|
|
|
<0 20 4>,
|
|
|
|
<0 21 4>,
|
|
|
|
<0 22 4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&osc24M>;
|
2013-03-10 22:09:06 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
wdt1: watchdog@01c20ca0 {
|
2014-02-08 04:29:26 +07:00
|
|
|
compatible = "allwinner,sun6i-a31-wdt";
|
2013-03-10 22:09:06 +07:00
|
|
|
reg = <0x01c20ca0 0x20>;
|
|
|
|
};
|
|
|
|
|
|
|
|
uart0: serial@01c28000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28000 0x400>;
|
2013-12-11 01:37:22 +07:00
|
|
|
interrupts = <0 0 4>;
|
2013-03-10 22:09:06 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&apb2_gates 16>;
|
2013-09-24 15:10:41 +07:00
|
|
|
resets = <&apb2_rst 16>;
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 6>, <&dma 6>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 22:09:06 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@01c28400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28400 0x400>;
|
2013-12-11 01:37:22 +07:00
|
|
|
interrupts = <0 1 4>;
|
2013-03-10 22:09:06 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&apb2_gates 17>;
|
2013-09-24 15:10:41 +07:00
|
|
|
resets = <&apb2_rst 17>;
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 7>, <&dma 7>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 22:09:06 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart2: serial@01c28800 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28800 0x400>;
|
2013-12-11 01:37:22 +07:00
|
|
|
interrupts = <0 2 4>;
|
2013-03-10 22:09:06 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&apb2_gates 18>;
|
2013-09-24 15:10:41 +07:00
|
|
|
resets = <&apb2_rst 18>;
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 8>, <&dma 8>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 22:09:06 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart3: serial@01c28c00 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28c00 0x400>;
|
2013-12-11 01:37:22 +07:00
|
|
|
interrupts = <0 3 4>;
|
2013-03-10 22:09:06 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&apb2_gates 19>;
|
2013-09-24 15:10:41 +07:00
|
|
|
resets = <&apb2_rst 19>;
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 9>, <&dma 9>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 22:09:06 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart4: serial@01c29000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29000 0x400>;
|
2013-12-11 01:37:22 +07:00
|
|
|
interrupts = <0 4 4>;
|
2013-03-10 22:09:06 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&apb2_gates 20>;
|
2013-09-24 15:10:41 +07:00
|
|
|
resets = <&apb2_rst 20>;
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 10>, <&dma 10>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 22:09:06 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart5: serial@01c29400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29400 0x400>;
|
2013-12-11 01:37:22 +07:00
|
|
|
interrupts = <0 5 4>;
|
2013-03-10 22:09:06 +07:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-24 04:54:19 +07:00
|
|
|
clocks = <&apb2_gates 21>;
|
2013-09-24 15:10:41 +07:00
|
|
|
resets = <&apb2_rst 21>;
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 22>, <&dma 22>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 22:09:06 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-03-04 23:28:39 +07:00
|
|
|
i2c0: i2c@01c2ac00 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2ac00 0x400>;
|
|
|
|
interrupts = <0 6 4>;
|
|
|
|
clocks = <&apb2_gates 0>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
resets = <&apb2_rst 0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@01c2b000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2b000 0x400>;
|
|
|
|
interrupts = <0 7 4>;
|
|
|
|
clocks = <&apb2_gates 1>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
resets = <&apb2_rst 1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@01c2b400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2b400 0x400>;
|
|
|
|
interrupts = <0 8 4>;
|
|
|
|
clocks = <&apb2_gates 2>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
resets = <&apb2_rst 2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@01c2b800 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2b800 0x400>;
|
|
|
|
interrupts = <0 9 4>;
|
|
|
|
clocks = <&apb2_gates 3>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
resets = <&apb2_rst 3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-02-05 20:05:06 +07:00
|
|
|
spi0: spi@01c68000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-spi";
|
|
|
|
reg = <0x01c68000 0x1000>;
|
|
|
|
interrupts = <0 65 4>;
|
|
|
|
clocks = <&ahb1_gates 20>, <&spi0_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 23>, <&dma 23>;
|
|
|
|
dma-names = "rx", "tx";
|
2014-02-05 20:05:06 +07:00
|
|
|
resets = <&ahb1_rst 20>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1: spi@01c69000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-spi";
|
|
|
|
reg = <0x01c69000 0x1000>;
|
|
|
|
interrupts = <0 66 4>;
|
|
|
|
clocks = <&ahb1_gates 21>, <&spi1_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 24>, <&dma 24>;
|
|
|
|
dma-names = "rx", "tx";
|
2014-02-05 20:05:06 +07:00
|
|
|
resets = <&ahb1_rst 21>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi2: spi@01c6a000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-spi";
|
|
|
|
reg = <0x01c6a000 0x1000>;
|
|
|
|
interrupts = <0 67 4>;
|
|
|
|
clocks = <&ahb1_gates 22>, <&spi2_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 25>, <&dma 25>;
|
|
|
|
dma-names = "rx", "tx";
|
2014-02-05 20:05:06 +07:00
|
|
|
resets = <&ahb1_rst 22>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi3: spi@01c6b000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-spi";
|
|
|
|
reg = <0x01c6b000 0x1000>;
|
|
|
|
interrupts = <0 68 4>;
|
|
|
|
clocks = <&ahb1_gates 23>, <&spi3_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-01-30 21:41:23 +07:00
|
|
|
dmas = <&dma 26>, <&dma 26>;
|
|
|
|
dma-names = "rx", "tx";
|
2014-02-05 20:05:06 +07:00
|
|
|
resets = <&ahb1_rst 23>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-10 22:09:06 +07:00
|
|
|
gic: interrupt-controller@01c81000 {
|
|
|
|
compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
|
|
|
|
reg = <0x01c81000 0x1000>,
|
|
|
|
<0x01c82000 0x1000>,
|
|
|
|
<0x01c84000 0x2000>,
|
|
|
|
<0x01c86000 0x2000>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupts = <1 9 0xf04>;
|
|
|
|
};
|
2013-11-03 16:30:12 +07:00
|
|
|
|
2014-04-17 15:29:35 +07:00
|
|
|
nmi_intc: interrupt-controller@01f00c0c {
|
|
|
|
compatible = "allwinner,sun6i-a31-sc-nmi";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x01f00c0c 0x38>;
|
|
|
|
interrupts = <0 32 4>;
|
|
|
|
};
|
|
|
|
|
2014-04-13 18:41:02 +07:00
|
|
|
prcm@01f01400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-prcm";
|
|
|
|
reg = <0x01f01400 0x200>;
|
|
|
|
};
|
|
|
|
|
2013-11-03 16:30:12 +07:00
|
|
|
cpucfg@01f01c00 {
|
|
|
|
compatible = "allwinner,sun6i-a31-cpuconfig";
|
|
|
|
reg = <0x01f01c00 0x300>;
|
|
|
|
};
|
2013-03-10 22:09:06 +07:00
|
|
|
};
|
|
|
|
};
|