2006-03-25 18:07:36 +07:00
|
|
|
|
2006-04-11 12:54:04 +07:00
|
|
|
#include <linux/irq.h>
|
2009-04-28 07:59:53 +07:00
|
|
|
#include <linux/interrupt.h>
|
|
|
|
|
|
|
|
#include "internals.h"
|
2006-03-25 18:07:36 +07:00
|
|
|
|
2006-10-04 16:16:29 +07:00
|
|
|
void move_masked_irq(int irq)
|
2006-03-25 18:07:36 +07:00
|
|
|
{
|
2008-08-20 10:50:05 +07:00
|
|
|
struct irq_desc *desc = irq_to_desc(irq);
|
2010-09-27 19:45:41 +07:00
|
|
|
struct irq_chip *chip = desc->irq_data.chip;
|
2006-03-25 18:07:36 +07:00
|
|
|
|
2006-10-04 16:16:27 +07:00
|
|
|
if (likely(!(desc->status & IRQ_MOVE_PENDING)))
|
2006-03-25 18:07:36 +07:00
|
|
|
return;
|
|
|
|
|
2006-03-25 18:07:37 +07:00
|
|
|
/*
|
|
|
|
* Paranoia: cpu-local interrupts shouldn't be calling in here anyway.
|
|
|
|
*/
|
|
|
|
if (CHECK_IRQ_PER_CPU(desc->status)) {
|
|
|
|
WARN_ON(1);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2006-10-04 16:16:27 +07:00
|
|
|
desc->status &= ~IRQ_MOVE_PENDING;
|
2006-03-25 18:07:36 +07:00
|
|
|
|
2009-01-11 12:58:08 +07:00
|
|
|
if (unlikely(cpumask_empty(desc->pending_mask)))
|
2006-03-25 18:07:36 +07:00
|
|
|
return;
|
|
|
|
|
2010-09-27 19:45:41 +07:00
|
|
|
if (!chip->irq_set_affinity)
|
2006-03-25 18:07:36 +07:00
|
|
|
return;
|
|
|
|
|
2009-11-17 22:46:45 +07:00
|
|
|
assert_raw_spin_locked(&desc->lock);
|
2006-03-25 18:07:37 +07:00
|
|
|
|
2006-03-25 18:07:36 +07:00
|
|
|
/*
|
|
|
|
* If there was a valid mask to work with, please
|
|
|
|
* do the disable, re-program, enable sequence.
|
|
|
|
* This is *not* particularly important for level triggered
|
|
|
|
* but in a edge trigger case, we might be setting rte
|
|
|
|
* when an active trigger is comming in. This could
|
|
|
|
* cause some ioapics to mal-function.
|
|
|
|
* Being paranoid i guess!
|
2006-10-04 16:16:29 +07:00
|
|
|
*
|
|
|
|
* For correct operation this depends on the caller
|
|
|
|
* masking the irqs.
|
2006-03-25 18:07:36 +07:00
|
|
|
*/
|
2009-01-11 12:58:08 +07:00
|
|
|
if (likely(cpumask_any_and(desc->pending_mask, cpu_online_mask)
|
2009-04-28 07:59:53 +07:00
|
|
|
< nr_cpu_ids))
|
2010-09-27 19:45:41 +07:00
|
|
|
if (!chip->irq_set_affinity(&desc->irq_data,
|
|
|
|
desc->pending_mask, false)) {
|
2010-10-01 17:58:38 +07:00
|
|
|
cpumask_copy(desc->irq_data.affinity, desc->pending_mask);
|
2009-07-21 16:09:39 +07:00
|
|
|
irq_set_thread_affinity(desc);
|
2009-04-28 07:59:53 +07:00
|
|
|
}
|
|
|
|
|
2009-01-11 12:58:08 +07:00
|
|
|
cpumask_clear(desc->pending_mask);
|
2006-03-25 18:07:36 +07:00
|
|
|
}
|
2006-10-04 16:16:29 +07:00
|
|
|
|
|
|
|
void move_native_irq(int irq)
|
|
|
|
{
|
2008-08-20 10:50:05 +07:00
|
|
|
struct irq_desc *desc = irq_to_desc(irq);
|
2011-01-28 14:47:15 +07:00
|
|
|
bool masked;
|
2006-10-04 16:16:29 +07:00
|
|
|
|
|
|
|
if (likely(!(desc->status & IRQ_MOVE_PENDING)))
|
|
|
|
return;
|
|
|
|
|
2011-02-08 04:11:30 +07:00
|
|
|
if (unlikely(desc->istate & IRQS_DISABLED))
|
2007-02-23 18:46:20 +07:00
|
|
|
return;
|
2006-10-04 16:16:29 +07:00
|
|
|
|
2011-01-28 14:47:15 +07:00
|
|
|
/*
|
|
|
|
* Be careful vs. already masked interrupts. If this is a
|
|
|
|
* threaded interrupt with ONESHOT set, we can end up with an
|
|
|
|
* interrupt storm.
|
|
|
|
*/
|
2011-02-08 18:36:06 +07:00
|
|
|
masked = desc->istate & IRQS_MASKED;
|
2011-01-28 14:47:15 +07:00
|
|
|
if (!masked)
|
|
|
|
desc->irq_data.chip->irq_mask(&desc->irq_data);
|
2006-10-04 16:16:29 +07:00
|
|
|
move_masked_irq(irq);
|
2011-01-28 14:47:15 +07:00
|
|
|
if (!masked)
|
|
|
|
desc->irq_data.chip->irq_unmask(&desc->irq_data);
|
2006-10-04 16:16:29 +07:00
|
|
|
}
|