2013-11-06 19:14:19 +07:00
|
|
|
* Renesas R-Car Gen2 Clock Pulse Generator (CPG)
|
|
|
|
|
|
|
|
The CPG generates core clocks for the R-Car Gen2 SoCs. It includes three PLLs
|
|
|
|
and several fixed ratio dividers.
|
2015-08-04 19:28:05 +07:00
|
|
|
The CPG also provides a Clock Domain for SoC devices, in combination with the
|
|
|
|
CPG Module Stop (MSTP) Clocks.
|
2013-11-06 19:14:19 +07:00
|
|
|
|
|
|
|
Required Properties:
|
|
|
|
|
|
|
|
- compatible: Must be one of
|
|
|
|
- "renesas,r8a7790-cpg-clocks" for the r8a7790 CPG
|
|
|
|
- "renesas,r8a7791-cpg-clocks" for the r8a7791 CPG
|
2016-06-04 03:58:03 +07:00
|
|
|
- "renesas,r8a7792-cpg-clocks" for the r8a7792 CPG
|
2014-12-10 18:55:02 +07:00
|
|
|
- "renesas,r8a7793-cpg-clocks" for the r8a7793 CPG
|
2014-08-30 01:15:10 +07:00
|
|
|
- "renesas,r8a7794-cpg-clocks" for the r8a7794 CPG
|
2015-05-28 16:31:17 +07:00
|
|
|
and "renesas,rcar-gen2-cpg-clocks" as a fallback.
|
2013-11-06 19:14:19 +07:00
|
|
|
|
|
|
|
- reg: Base address and length of the memory resource used by the CPG
|
|
|
|
|
2015-01-06 04:25:08 +07:00
|
|
|
- clocks: References to the parent clocks: first to the EXTAL clock, second
|
|
|
|
to the USB_EXTAL clock
|
2013-11-06 19:14:19 +07:00
|
|
|
- #clock-cells: Must be 1
|
|
|
|
- clock-output-names: The names of the clocks. Supported clocks are "main",
|
2015-01-07 05:39:52 +07:00
|
|
|
"pll0", "pll1", "pll3", "lb", "qspi", "sdh", "sd0", "sd1", "z", "rcan", and
|
|
|
|
"adsp"
|
2015-08-04 19:28:05 +07:00
|
|
|
- #power-domain-cells: Must be 0
|
2013-11-06 19:14:19 +07:00
|
|
|
|
2015-08-04 19:28:05 +07:00
|
|
|
SoC devices that are part of the CPG/MSTP Clock Domain and can be power-managed
|
|
|
|
through an MSTP clock should refer to the CPG device node in their
|
|
|
|
"power-domains" property, as documented by the generic PM domain bindings in
|
|
|
|
Documentation/devicetree/bindings/power/power_domain.txt.
|
2013-11-06 19:14:19 +07:00
|
|
|
|
2015-08-04 19:28:05 +07:00
|
|
|
|
|
|
|
Examples
|
|
|
|
--------
|
|
|
|
|
|
|
|
- CPG device node:
|
2013-11-06 19:14:19 +07:00
|
|
|
|
|
|
|
cpg_clocks: cpg_clocks@e6150000 {
|
|
|
|
compatible = "renesas,r8a7790-cpg-clocks",
|
|
|
|
"renesas,rcar-gen2-cpg-clocks";
|
|
|
|
reg = <0 0xe6150000 0 0x1000>;
|
2015-01-06 04:25:08 +07:00
|
|
|
clocks = <&extal_clk &usb_extal_clk>;
|
2013-11-06 19:14:19 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-output-names = "main", "pll0, "pll1", "pll3",
|
2015-01-06 04:25:08 +07:00
|
|
|
"lb", "qspi", "sdh", "sd0", "sd1", "z",
|
2015-01-07 05:39:52 +07:00
|
|
|
"rcan", "adsp";
|
2015-08-04 19:28:05 +07:00
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
- CPG/MSTP Clock Domain member device node:
|
|
|
|
|
|
|
|
thermal@e61f0000 {
|
|
|
|
compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
|
|
|
|
reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
|
|
|
|
interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
|
|
|
|
power-domains = <&cpg_clocks>;
|
2013-11-06 19:14:19 +07:00
|
|
|
};
|