2005-04-17 05:20:36 +07:00
|
|
|
/*********************************************************************
|
|
|
|
*
|
|
|
|
* Description: Driver for the SMC Infrared Communications Controller
|
|
|
|
* Author: Daniele Peri (peri@csai.unipa.it)
|
2005-09-07 05:19:17 +07:00
|
|
|
* Created at:
|
|
|
|
* Modified at:
|
|
|
|
* Modified by:
|
|
|
|
*
|
2005-04-17 05:20:36 +07:00
|
|
|
* Copyright (c) 2002 Daniele Peri
|
|
|
|
* All Rights Reserved.
|
|
|
|
* Copyright (c) 2002 Jean Tourrilhes
|
2006-04-06 12:33:59 +07:00
|
|
|
* Copyright (c) 2006 Linus Walleij
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
*
|
|
|
|
* Based on smc-ircc.c:
|
|
|
|
*
|
|
|
|
* Copyright (c) 2001 Stefani Seibold
|
|
|
|
* Copyright (c) 1999-2001 Dag Brattli
|
2005-09-07 05:19:17 +07:00
|
|
|
* Copyright (c) 1998-1999 Thomas Davis,
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
* and irport.c:
|
|
|
|
*
|
|
|
|
* Copyright (c) 1997, 1998, 1999-2000 Dag Brattli, All Rights Reserved.
|
|
|
|
*
|
2005-09-07 05:19:17 +07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
2005-04-17 05:20:36 +07:00
|
|
|
* the License, or (at your option) any later version.
|
2005-09-07 05:19:17 +07:00
|
|
|
*
|
2005-04-17 05:20:36 +07:00
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
2005-09-07 05:19:17 +07:00
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
2005-04-17 05:20:36 +07:00
|
|
|
* MA 02111-1307 USA
|
|
|
|
*
|
|
|
|
********************************************************************/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/skbuff.h>
|
|
|
|
#include <linux/netdevice.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/init.h>
|
2011-06-06 17:43:46 +07:00
|
|
|
#include <linux/interrupt.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <linux/rtnetlink.h>
|
|
|
|
#include <linux/serial_reg.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
2006-05-10 05:26:11 +07:00
|
|
|
#include <linux/pnp.h>
|
2005-10-30 01:07:23 +07:00
|
|
|
#include <linux/platform_device.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 15:04:11 +07:00
|
|
|
#include <linux/gfp.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/dma.h>
|
|
|
|
#include <asm/byteorder.h>
|
|
|
|
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/pm.h>
|
2006-04-06 12:33:59 +07:00
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#endif
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
#include <net/irda/wrapper.h>
|
|
|
|
#include <net/irda/irda.h>
|
|
|
|
#include <net/irda/irda_device.h>
|
|
|
|
|
|
|
|
#include "smsc-ircc2.h"
|
|
|
|
#include "smsc-sio.h"
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
|
|
|
|
MODULE_AUTHOR("Daniele Peri <peri@csai.unipa.it>");
|
|
|
|
MODULE_DESCRIPTION("SMC IrCC SIR/FIR controller driver");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
|
2011-12-19 21:08:01 +07:00
|
|
|
static bool smsc_nopnp = true;
|
2007-05-08 14:36:05 +07:00
|
|
|
module_param_named(nopnp, smsc_nopnp, bool, 0);
|
2007-09-27 12:34:25 +07:00
|
|
|
MODULE_PARM_DESC(nopnp, "Do not use PNP to detect controller settings, defaults to true");
|
2007-05-08 14:36:05 +07:00
|
|
|
|
2007-05-08 14:36:02 +07:00
|
|
|
#define DMA_INVAL 255
|
|
|
|
static int ircc_dma = DMA_INVAL;
|
2005-09-07 05:19:19 +07:00
|
|
|
module_param(ircc_dma, int, 0);
|
|
|
|
MODULE_PARM_DESC(ircc_dma, "DMA channel");
|
|
|
|
|
2007-05-08 14:36:02 +07:00
|
|
|
#define IRQ_INVAL 255
|
|
|
|
static int ircc_irq = IRQ_INVAL;
|
2005-09-07 05:19:19 +07:00
|
|
|
module_param(ircc_irq, int, 0);
|
|
|
|
MODULE_PARM_DESC(ircc_irq, "IRQ line");
|
|
|
|
|
|
|
|
static int ircc_fir;
|
|
|
|
module_param(ircc_fir, int, 0);
|
|
|
|
MODULE_PARM_DESC(ircc_fir, "FIR Base Address");
|
|
|
|
|
|
|
|
static int ircc_sir;
|
|
|
|
module_param(ircc_sir, int, 0);
|
|
|
|
MODULE_PARM_DESC(ircc_sir, "SIR Base Address");
|
|
|
|
|
|
|
|
static int ircc_cfg;
|
|
|
|
module_param(ircc_cfg, int, 0);
|
|
|
|
MODULE_PARM_DESC(ircc_cfg, "Configuration register base address");
|
|
|
|
|
|
|
|
static int ircc_transceiver;
|
|
|
|
module_param(ircc_transceiver, int, 0);
|
|
|
|
MODULE_PARM_DESC(ircc_transceiver, "Transceiver type");
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Types */
|
|
|
|
|
2006-04-06 12:33:59 +07:00
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
struct smsc_ircc_subsystem_configuration {
|
|
|
|
unsigned short vendor; /* PCI vendor ID */
|
|
|
|
unsigned short device; /* PCI vendor ID */
|
|
|
|
unsigned short subvendor; /* PCI subsystem vendor ID */
|
2009-10-20 16:11:52 +07:00
|
|
|
unsigned short subdevice; /* PCI subsystem device ID */
|
2006-04-06 12:33:59 +07:00
|
|
|
unsigned short sir_io; /* I/O port for SIR */
|
|
|
|
unsigned short fir_io; /* I/O port for FIR */
|
|
|
|
unsigned char fir_irq; /* FIR IRQ */
|
|
|
|
unsigned char fir_dma; /* FIR DMA */
|
|
|
|
unsigned short cfg_base; /* I/O port for chip configuration */
|
|
|
|
int (*preconfigure)(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf); /* Preconfig function */
|
|
|
|
const char *name; /* name shown as info */
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
struct smsc_transceiver {
|
|
|
|
char *name;
|
2005-09-07 05:19:17 +07:00
|
|
|
void (*set_for_speed)(int fir_base, u32 speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
int (*probe)(int fir_base);
|
|
|
|
};
|
|
|
|
|
|
|
|
struct smsc_chip {
|
|
|
|
char *name;
|
|
|
|
#if 0
|
|
|
|
u8 type;
|
|
|
|
#endif
|
|
|
|
u16 flags;
|
|
|
|
u8 devid;
|
|
|
|
u8 rev;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct smsc_chip_address {
|
|
|
|
unsigned int cfg_base;
|
|
|
|
unsigned int type;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Private data for each instance */
|
|
|
|
struct smsc_ircc_cb {
|
|
|
|
struct net_device *netdev; /* Yes! we are some kind of netdevice */
|
|
|
|
struct irlap_cb *irlap; /* The link layer we are binded to */
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
chipio_t io; /* IrDA controller information */
|
|
|
|
iobuff_t tx_buff; /* Transmit buffer */
|
|
|
|
iobuff_t rx_buff; /* Receive buffer */
|
|
|
|
dma_addr_t tx_buff_dma;
|
|
|
|
dma_addr_t rx_buff_dma;
|
|
|
|
|
|
|
|
struct qos_info qos; /* QoS capabilities for this device */
|
|
|
|
|
|
|
|
spinlock_t lock; /* For serializing operations */
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
__u32 new_speed;
|
|
|
|
__u32 flags; /* Interface flags */
|
|
|
|
|
|
|
|
int tx_buff_offsets[10]; /* Offsets between frames in tx_buff */
|
|
|
|
int tx_len; /* Number of frames in tx_buff */
|
|
|
|
|
|
|
|
int transceiver;
|
2005-09-07 05:19:22 +07:00
|
|
|
struct platform_device *pldev;
|
2005-04-17 05:20:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Constants */
|
|
|
|
|
2005-09-07 05:19:22 +07:00
|
|
|
#define SMSC_IRCC2_DRIVER_NAME "smsc-ircc2"
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
#define SMSC_IRCC2_C_IRDA_FALLBACK_SPEED 9600
|
|
|
|
#define SMSC_IRCC2_C_DEFAULT_TRANSCEIVER 1
|
2005-09-07 05:19:19 +07:00
|
|
|
#define SMSC_IRCC2_C_NET_TIMEOUT 0
|
2005-04-17 05:20:36 +07:00
|
|
|
#define SMSC_IRCC2_C_SIR_STOP 0
|
|
|
|
|
2005-09-07 05:19:22 +07:00
|
|
|
static const char *driver_name = SMSC_IRCC2_DRIVER_NAME;
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Prototypes */
|
|
|
|
|
|
|
|
static int smsc_ircc_open(unsigned int firbase, unsigned int sirbase, u8 dma, u8 irq);
|
|
|
|
static int smsc_ircc_present(unsigned int fir_base, unsigned int sir_base);
|
|
|
|
static void smsc_ircc_setup_io(struct smsc_ircc_cb *self, unsigned int fir_base, unsigned int sir_base, u8 dma, u8 irq);
|
|
|
|
static void smsc_ircc_setup_qos(struct smsc_ircc_cb *self);
|
|
|
|
static void smsc_ircc_init_chip(struct smsc_ircc_cb *self);
|
|
|
|
static int __exit smsc_ircc_close(struct smsc_ircc_cb *self);
|
2005-09-07 05:19:21 +07:00
|
|
|
static int smsc_ircc_dma_receive(struct smsc_ircc_cb *self);
|
|
|
|
static void smsc_ircc_dma_receive_complete(struct smsc_ircc_cb *self);
|
2005-04-17 05:20:36 +07:00
|
|
|
static void smsc_ircc_sir_receive(struct smsc_ircc_cb *self);
|
2009-09-01 02:50:50 +07:00
|
|
|
static netdev_tx_t smsc_ircc_hard_xmit_sir(struct sk_buff *skb,
|
|
|
|
struct net_device *dev);
|
|
|
|
static netdev_tx_t smsc_ircc_hard_xmit_fir(struct sk_buff *skb,
|
|
|
|
struct net_device *dev);
|
2005-09-07 05:19:21 +07:00
|
|
|
static void smsc_ircc_dma_xmit(struct smsc_ircc_cb *self, int bofs);
|
|
|
|
static void smsc_ircc_dma_xmit_complete(struct smsc_ircc_cb *self);
|
2005-09-07 05:19:24 +07:00
|
|
|
static void smsc_ircc_change_speed(struct smsc_ircc_cb *self, u32 speed);
|
|
|
|
static void smsc_ircc_set_sir_speed(struct smsc_ircc_cb *self, u32 speed);
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 20:55:46 +07:00
|
|
|
static irqreturn_t smsc_ircc_interrupt(int irq, void *dev_id);
|
2005-04-17 05:20:36 +07:00
|
|
|
static irqreturn_t smsc_ircc_interrupt_sir(struct net_device *dev);
|
|
|
|
static void smsc_ircc_sir_start(struct smsc_ircc_cb *self);
|
|
|
|
#if SMSC_IRCC2_C_SIR_STOP
|
|
|
|
static void smsc_ircc_sir_stop(struct smsc_ircc_cb *self);
|
|
|
|
#endif
|
|
|
|
static void smsc_ircc_sir_write_wakeup(struct smsc_ircc_cb *self);
|
|
|
|
static int smsc_ircc_sir_write(int iobase, int fifo_size, __u8 *buf, int len);
|
|
|
|
static int smsc_ircc_net_open(struct net_device *dev);
|
|
|
|
static int smsc_ircc_net_close(struct net_device *dev);
|
|
|
|
static int smsc_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
|
|
|
|
#if SMSC_IRCC2_C_NET_TIMEOUT
|
|
|
|
static void smsc_ircc_timeout(struct net_device *dev);
|
|
|
|
#endif
|
|
|
|
static int smsc_ircc_is_receiving(struct smsc_ircc_cb *self);
|
|
|
|
static void smsc_ircc_probe_transceiver(struct smsc_ircc_cb *self);
|
|
|
|
static void smsc_ircc_set_transceiver_for_speed(struct smsc_ircc_cb *self, u32 speed);
|
|
|
|
static void smsc_ircc_sir_wait_hw_transmitter_finish(struct smsc_ircc_cb *self);
|
|
|
|
|
|
|
|
/* Probing */
|
2011-06-01 09:27:48 +07:00
|
|
|
static int __init smsc_ircc_look_for_chips(void);
|
|
|
|
static const struct smsc_chip * __init smsc_ircc_probe(unsigned short cfg_base, u8 reg, const struct smsc_chip *chip, char *type);
|
|
|
|
static int __init smsc_superio_flat(const struct smsc_chip *chips, unsigned short cfg_base, char *type);
|
|
|
|
static int __init smsc_superio_paged(const struct smsc_chip *chips, unsigned short cfg_base, char *type);
|
|
|
|
static int __init smsc_superio_fdc(unsigned short cfg_base);
|
|
|
|
static int __init smsc_superio_lpc(unsigned short cfg_base);
|
2006-04-06 12:33:59 +07:00
|
|
|
#ifdef CONFIG_PCI
|
2011-06-01 09:27:48 +07:00
|
|
|
static int __init preconfigure_smsc_chip(struct smsc_ircc_subsystem_configuration *conf);
|
|
|
|
static int __init preconfigure_through_82801(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf);
|
|
|
|
static void __init preconfigure_ali_port(struct pci_dev *dev,
|
2006-04-15 06:03:33 +07:00
|
|
|
unsigned short port);
|
2011-06-01 09:27:48 +07:00
|
|
|
static int __init preconfigure_through_ali(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf);
|
|
|
|
static int __init smsc_ircc_preconfigure_subsystems(unsigned short ircc_cfg,
|
2006-04-06 12:33:59 +07:00
|
|
|
unsigned short ircc_fir,
|
|
|
|
unsigned short ircc_sir,
|
|
|
|
unsigned char ircc_dma,
|
|
|
|
unsigned char ircc_irq);
|
|
|
|
#endif
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Transceivers specific functions */
|
|
|
|
|
|
|
|
static void smsc_ircc_set_transceiver_toshiba_sat1800(int fir_base, u32 speed);
|
|
|
|
static int smsc_ircc_probe_transceiver_toshiba_sat1800(int fir_base);
|
|
|
|
static void smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(int fir_base, u32 speed);
|
|
|
|
static int smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(int fir_base);
|
|
|
|
static void smsc_ircc_set_transceiver_smsc_ircc_atc(int fir_base, u32 speed);
|
|
|
|
static int smsc_ircc_probe_transceiver_smsc_ircc_atc(int fir_base);
|
|
|
|
|
|
|
|
/* Power Management */
|
|
|
|
|
2005-11-10 05:32:44 +07:00
|
|
|
static int smsc_ircc_suspend(struct platform_device *dev, pm_message_t state);
|
|
|
|
static int smsc_ircc_resume(struct platform_device *dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-11-10 05:32:44 +07:00
|
|
|
static struct platform_driver smsc_ircc_driver = {
|
2005-09-07 05:19:22 +07:00
|
|
|
.suspend = smsc_ircc_suspend,
|
|
|
|
.resume = smsc_ircc_resume,
|
2005-11-10 05:32:44 +07:00
|
|
|
.driver = {
|
|
|
|
.name = SMSC_IRCC2_DRIVER_NAME,
|
|
|
|
},
|
2005-09-07 05:19:22 +07:00
|
|
|
};
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Transceivers for SMSC-ircc */
|
|
|
|
|
2005-09-07 05:19:20 +07:00
|
|
|
static struct smsc_transceiver smsc_transceivers[] =
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-09-07 05:19:19 +07:00
|
|
|
{ "Toshiba Satellite 1800 (GP data pin select)", smsc_ircc_set_transceiver_toshiba_sat1800, smsc_ircc_probe_transceiver_toshiba_sat1800 },
|
|
|
|
{ "Fast pin select", smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select, smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select },
|
|
|
|
{ "ATC IRMode", smsc_ircc_set_transceiver_smsc_ircc_atc, smsc_ircc_probe_transceiver_smsc_ircc_atc },
|
|
|
|
{ NULL, NULL }
|
2005-04-17 05:20:36 +07:00
|
|
|
};
|
2005-09-07 05:19:20 +07:00
|
|
|
#define SMSC_IRCC2_C_NUMBER_OF_TRANSCEIVERS (ARRAY_SIZE(smsc_transceivers) - 1)
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* SMC SuperIO chipsets definitions */
|
|
|
|
|
|
|
|
#define KEY55_1 0 /* SuperIO Configuration mode with Key <0x55> */
|
|
|
|
#define KEY55_2 1 /* SuperIO Configuration mode with Key <0x55,0x55> */
|
|
|
|
#define NoIRDA 2 /* SuperIO Chip has no IRDA Port */
|
|
|
|
#define SIR 0 /* SuperIO Chip has only slow IRDA */
|
|
|
|
#define FIR 4 /* SuperIO Chip has fast IRDA */
|
|
|
|
#define SERx4 8 /* SuperIO Chip supports 115,2 KBaud * 4=460,8 KBaud */
|
|
|
|
|
2005-09-07 05:19:20 +07:00
|
|
|
static struct smsc_chip __initdata fdc_chips_flat[] =
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/* Base address 0x3f0 or 0x370 */
|
|
|
|
{ "37C44", KEY55_1|NoIRDA, 0x00, 0x00 }, /* This chip cannot be detected */
|
|
|
|
{ "37C665GT", KEY55_2|NoIRDA, 0x65, 0x01 },
|
|
|
|
{ "37C665GT", KEY55_2|NoIRDA, 0x66, 0x01 },
|
|
|
|
{ "37C669", KEY55_2|SIR|SERx4, 0x03, 0x02 },
|
|
|
|
{ "37C669", KEY55_2|SIR|SERx4, 0x04, 0x02 }, /* ID? */
|
|
|
|
{ "37C78", KEY55_2|NoIRDA, 0x78, 0x00 },
|
|
|
|
{ "37N769", KEY55_1|FIR|SERx4, 0x28, 0x00 },
|
|
|
|
{ "37N869", KEY55_1|FIR|SERx4, 0x29, 0x00 },
|
|
|
|
{ NULL }
|
|
|
|
};
|
|
|
|
|
2005-09-07 05:19:20 +07:00
|
|
|
static struct smsc_chip __initdata fdc_chips_paged[] =
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/* Base address 0x3f0 or 0x370 */
|
|
|
|
{ "37B72X", KEY55_1|SIR|SERx4, 0x4c, 0x00 },
|
|
|
|
{ "37B77X", KEY55_1|SIR|SERx4, 0x43, 0x00 },
|
|
|
|
{ "37B78X", KEY55_1|SIR|SERx4, 0x44, 0x00 },
|
|
|
|
{ "37B80X", KEY55_1|SIR|SERx4, 0x42, 0x00 },
|
|
|
|
{ "37C67X", KEY55_1|FIR|SERx4, 0x40, 0x00 },
|
|
|
|
{ "37C93X", KEY55_2|SIR|SERx4, 0x02, 0x01 },
|
|
|
|
{ "37C93XAPM", KEY55_1|SIR|SERx4, 0x30, 0x01 },
|
|
|
|
{ "37C93XFR", KEY55_2|FIR|SERx4, 0x03, 0x01 },
|
|
|
|
{ "37M707", KEY55_1|SIR|SERx4, 0x42, 0x00 },
|
|
|
|
{ "37M81X", KEY55_1|SIR|SERx4, 0x4d, 0x00 },
|
|
|
|
{ "37N958FR", KEY55_1|FIR|SERx4, 0x09, 0x04 },
|
|
|
|
{ "37N971", KEY55_1|FIR|SERx4, 0x0a, 0x00 },
|
|
|
|
{ "37N972", KEY55_1|FIR|SERx4, 0x0b, 0x00 },
|
|
|
|
{ NULL }
|
|
|
|
};
|
|
|
|
|
2005-09-07 05:19:20 +07:00
|
|
|
static struct smsc_chip __initdata lpc_chips_flat[] =
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/* Base address 0x2E or 0x4E */
|
|
|
|
{ "47N227", KEY55_1|FIR|SERx4, 0x5a, 0x00 },
|
2007-03-17 10:39:25 +07:00
|
|
|
{ "47N227", KEY55_1|FIR|SERx4, 0x7a, 0x00 },
|
2005-04-17 05:20:36 +07:00
|
|
|
{ "47N267", KEY55_1|FIR|SERx4, 0x5e, 0x00 },
|
|
|
|
{ NULL }
|
|
|
|
};
|
|
|
|
|
2005-09-07 05:19:20 +07:00
|
|
|
static struct smsc_chip __initdata lpc_chips_paged[] =
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/* Base address 0x2E or 0x4E */
|
|
|
|
{ "47B27X", KEY55_1|SIR|SERx4, 0x51, 0x00 },
|
|
|
|
{ "47B37X", KEY55_1|SIR|SERx4, 0x52, 0x00 },
|
|
|
|
{ "47M10X", KEY55_1|SIR|SERx4, 0x59, 0x00 },
|
|
|
|
{ "47M120", KEY55_1|NoIRDA|SERx4, 0x5c, 0x00 },
|
|
|
|
{ "47M13X", KEY55_1|SIR|SERx4, 0x59, 0x00 },
|
|
|
|
{ "47M14X", KEY55_1|SIR|SERx4, 0x5f, 0x00 },
|
|
|
|
{ "47N252", KEY55_1|FIR|SERx4, 0x0e, 0x00 },
|
|
|
|
{ "47S42X", KEY55_1|SIR|SERx4, 0x57, 0x00 },
|
|
|
|
{ NULL }
|
|
|
|
};
|
|
|
|
|
|
|
|
#define SMSCSIO_TYPE_FDC 1
|
|
|
|
#define SMSCSIO_TYPE_LPC 2
|
|
|
|
#define SMSCSIO_TYPE_FLAT 4
|
|
|
|
#define SMSCSIO_TYPE_PAGED 8
|
|
|
|
|
2005-09-07 05:19:20 +07:00
|
|
|
static struct smsc_chip_address __initdata possible_addresses[] =
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-09-07 05:19:19 +07:00
|
|
|
{ 0x3f0, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
|
|
|
|
{ 0x370, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
|
|
|
|
{ 0xe0, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
|
|
|
|
{ 0x2e, SMSCSIO_TYPE_LPC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
|
|
|
|
{ 0x4e, SMSCSIO_TYPE_LPC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
|
|
|
|
{ 0, 0 }
|
2005-04-17 05:20:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Globals */
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
static struct smsc_ircc_cb *dev_self[] = { NULL, NULL };
|
|
|
|
static unsigned short dev_count;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
static inline void register_bank(int iobase, int bank)
|
|
|
|
{
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(((inb(iobase + IRCC_MASTER) & 0xf0) | (bank & 0x07)),
|
|
|
|
iobase + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2006-05-10 05:26:11 +07:00
|
|
|
/* PNP hotplug support */
|
2011-06-01 09:27:48 +07:00
|
|
|
static const struct pnp_device_id smsc_ircc_pnp_table[] = {
|
2006-05-10 05:26:11 +07:00
|
|
|
{ .id = "SMCf010", .driver_data = 0 },
|
|
|
|
/* and presumably others */
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(pnp, smsc_ircc_pnp_table);
|
2007-05-08 14:36:05 +07:00
|
|
|
|
|
|
|
static int pnp_driver_registered;
|
|
|
|
|
2008-05-05 15:06:54 +07:00
|
|
|
#ifdef CONFIG_PNP
|
2012-12-03 21:24:13 +07:00
|
|
|
static int smsc_ircc_pnp_probe(struct pnp_dev *dev,
|
2012-12-06 21:30:56 +07:00
|
|
|
const struct pnp_device_id *dev_id)
|
2007-05-08 14:36:05 +07:00
|
|
|
{
|
|
|
|
unsigned int firbase, sirbase;
|
|
|
|
u8 dma, irq;
|
|
|
|
|
|
|
|
if (!(pnp_port_valid(dev, 0) && pnp_port_valid(dev, 1) &&
|
|
|
|
pnp_dma_valid(dev, 0) && pnp_irq_valid(dev, 0)))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
sirbase = pnp_port_start(dev, 0);
|
|
|
|
firbase = pnp_port_start(dev, 1);
|
|
|
|
dma = pnp_dma(dev, 0);
|
|
|
|
irq = pnp_irq(dev, 0);
|
|
|
|
|
|
|
|
if (smsc_ircc_open(firbase, sirbase, dma, irq))
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct pnp_driver smsc_ircc_pnp_driver = {
|
|
|
|
.name = "smsc-ircc2",
|
|
|
|
.id_table = smsc_ircc_pnp_table,
|
|
|
|
.probe = smsc_ircc_pnp_probe,
|
|
|
|
};
|
2008-05-05 15:06:54 +07:00
|
|
|
#else /* CONFIG_PNP */
|
|
|
|
static struct pnp_driver smsc_ircc_pnp_driver;
|
|
|
|
#endif
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*******************************************************************************
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* SMSC-ircc stuff
|
|
|
|
*
|
|
|
|
*
|
|
|
|
*******************************************************************************/
|
|
|
|
|
2007-05-08 14:36:05 +07:00
|
|
|
static int __init smsc_ircc_legacy_probe(void)
|
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
|
smsc-ircc2: skip preconfiguration for PNP devices
If we rely on the device resources from PNPBIOS, we also have to rely on
the BIOS to configure any bridges on the way to the device.
Using the PNPBIOS resources but changing the configuration of a bridge
behind the back of the firmware is likely to make things inconsistent.
This patch addresses part of the 2.6.22 regression:
"no irda0 interface (2.6.21 was OK), smsc does not find chip"
It fixes smsc-ircc2 PNP device detection on HP nx5000 laptops.
Other laptops, including HP nc6000, HP nc8000, HP nw8000, and Toshiba
Portege 4000, still need PNP quirks to make this work.
With "smsc-ircc2.nopnp", we do the legacy device probe, including manual
bridge preconfiguration, as before.
Signed-off-by: Bjorn Helgaas <bjorn.helgaas@hp.com>
Cc: Samuel Ortiz <samuel@sortiz.org>
Acked-by: "Linus Walleij (LD/EAB)" <linus.walleij@ericsson.com>
Cc: Andrey Borzenkov <arvidjaar@mail.ru>
Cc: Michal Piotrowski <michal.k.k.piotrowski@gmail.com>
Cc: "David S. Miller" <davem@davemloft.net>
Cc: Adam Belay <ambx1@neo.rr.com>
Cc: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2007-06-28 04:09:50 +07:00
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
if (smsc_ircc_preconfigure_subsystems(ircc_cfg, ircc_fir, ircc_sir, ircc_dma, ircc_irq) < 0) {
|
|
|
|
/* Ignore errors from preconfiguration */
|
|
|
|
IRDA_ERROR("%s, Preconfiguration failed !\n", driver_name);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2007-05-08 14:36:05 +07:00
|
|
|
if (ircc_fir > 0 && ircc_sir > 0) {
|
|
|
|
IRDA_MESSAGE(" Overriding FIR address 0x%04x\n", ircc_fir);
|
|
|
|
IRDA_MESSAGE(" Overriding SIR address 0x%04x\n", ircc_sir);
|
|
|
|
|
|
|
|
if (smsc_ircc_open(ircc_fir, ircc_sir, ircc_dma, ircc_irq))
|
|
|
|
ret = -ENODEV;
|
|
|
|
} else {
|
|
|
|
ret = -ENODEV;
|
|
|
|
|
|
|
|
/* try user provided configuration register base address */
|
|
|
|
if (ircc_cfg > 0) {
|
|
|
|
IRDA_MESSAGE(" Overriding configuration address "
|
|
|
|
"0x%04x\n", ircc_cfg);
|
|
|
|
if (!smsc_superio_fdc(ircc_cfg))
|
|
|
|
ret = 0;
|
|
|
|
if (!smsc_superio_lpc(ircc_cfg))
|
|
|
|
ret = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (smsc_ircc_look_for_chips() > 0)
|
|
|
|
ret = 0;
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* Function smsc_ircc_init ()
|
|
|
|
*
|
|
|
|
* Initialize chip. Just try to find out how many chips we are dealing with
|
|
|
|
* and where they are
|
|
|
|
*/
|
|
|
|
static int __init smsc_ircc_init(void)
|
|
|
|
{
|
2005-09-07 05:19:22 +07:00
|
|
|
int ret;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-11-10 05:32:44 +07:00
|
|
|
ret = platform_driver_register(&smsc_ircc_driver);
|
2005-09-07 05:19:22 +07:00
|
|
|
if (ret) {
|
|
|
|
IRDA_ERROR("%s, Can't register driver!\n", driver_name);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
dev_count = 0;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2007-05-08 14:36:05 +07:00
|
|
|
if (smsc_nopnp || !pnp_platform_devices ||
|
|
|
|
ircc_cfg || ircc_fir || ircc_sir ||
|
|
|
|
ircc_dma != DMA_INVAL || ircc_irq != IRQ_INVAL) {
|
|
|
|
ret = smsc_ircc_legacy_probe();
|
2005-09-07 05:19:22 +07:00
|
|
|
} else {
|
2007-05-08 14:36:05 +07:00
|
|
|
if (pnp_register_driver(&smsc_ircc_pnp_driver) == 0)
|
|
|
|
pnp_driver_registered = 1;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2007-05-08 14:36:05 +07:00
|
|
|
if (ret) {
|
|
|
|
if (pnp_driver_registered)
|
|
|
|
pnp_unregister_driver(&smsc_ircc_pnp_driver);
|
2005-11-10 05:32:44 +07:00
|
|
|
platform_driver_unregister(&smsc_ircc_driver);
|
2007-05-08 14:36:05 +07:00
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2009-09-01 02:50:50 +07:00
|
|
|
static netdev_tx_t smsc_ircc_net_xmit(struct sk_buff *skb,
|
|
|
|
struct net_device *dev)
|
2009-03-21 02:35:42 +07:00
|
|
|
{
|
|
|
|
struct smsc_ircc_cb *self = netdev_priv(dev);
|
|
|
|
|
|
|
|
if (self->io.speed > 115200)
|
|
|
|
return smsc_ircc_hard_xmit_fir(skb, dev);
|
|
|
|
else
|
|
|
|
return smsc_ircc_hard_xmit_sir(skb, dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct net_device_ops smsc_ircc_netdev_ops = {
|
|
|
|
.ndo_open = smsc_ircc_net_open,
|
|
|
|
.ndo_stop = smsc_ircc_net_close,
|
|
|
|
.ndo_do_ioctl = smsc_ircc_net_ioctl,
|
|
|
|
.ndo_start_xmit = smsc_ircc_net_xmit,
|
|
|
|
#if SMSC_IRCC2_C_NET_TIMEOUT
|
|
|
|
.ndo_tx_timeout = smsc_ircc_timeout,
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* Function smsc_ircc_open (firbase, sirbase, dma, irq)
|
|
|
|
*
|
|
|
|
* Try to open driver instance
|
|
|
|
*
|
|
|
|
*/
|
2012-12-03 21:24:13 +07:00
|
|
|
static int smsc_ircc_open(unsigned int fir_base, unsigned int sir_base, u8 dma, u8 irq)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
struct smsc_ircc_cb *self;
|
|
|
|
struct net_device *dev;
|
|
|
|
int err;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
err = smsc_ircc_present(fir_base, sir_base);
|
2005-09-07 05:19:19 +07:00
|
|
|
if (err)
|
2005-04-17 05:20:36 +07:00
|
|
|
goto err_out;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
err = -ENOMEM;
|
2005-09-07 05:19:20 +07:00
|
|
|
if (dev_count >= ARRAY_SIZE(dev_self)) {
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_WARNING("%s(), too many devices!\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
goto err_out1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Allocate new instance of the driver
|
|
|
|
*/
|
|
|
|
dev = alloc_irdadev(sizeof(struct smsc_ircc_cb));
|
|
|
|
if (!dev) {
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_WARNING("%s() can't allocate net device\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
goto err_out1;
|
|
|
|
}
|
|
|
|
|
|
|
|
#if SMSC_IRCC2_C_NET_TIMEOUT
|
2005-09-07 05:19:19 +07:00
|
|
|
dev->watchdog_timeo = HZ * 2; /* Allow enough time for speed change */
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
2009-03-21 02:35:42 +07:00
|
|
|
dev->netdev_ops = &smsc_ircc_netdev_ops;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:23 +07:00
|
|
|
self = netdev_priv(dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
self->netdev = dev;
|
|
|
|
|
|
|
|
/* Make ifconfig display some details */
|
|
|
|
dev->base_addr = self->io.fir_base = fir_base;
|
|
|
|
dev->irq = self->io.irq = irq;
|
|
|
|
|
|
|
|
/* Need to store self somewhere */
|
2005-09-07 05:19:22 +07:00
|
|
|
dev_self[dev_count] = self;
|
2005-04-17 05:20:36 +07:00
|
|
|
spin_lock_init(&self->lock);
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
self->rx_buff.truesize = SMSC_IRCC2_RX_BUFF_TRUESIZE;
|
2005-04-17 05:20:36 +07:00
|
|
|
self->tx_buff.truesize = SMSC_IRCC2_TX_BUFF_TRUESIZE;
|
|
|
|
|
|
|
|
self->rx_buff.head =
|
|
|
|
dma_alloc_coherent(NULL, self->rx_buff.truesize,
|
2013-03-15 14:23:58 +07:00
|
|
|
&self->rx_buff_dma, GFP_KERNEL | __GFP_ZERO);
|
2013-03-14 20:07:21 +07:00
|
|
|
if (self->rx_buff.head == NULL)
|
2005-04-17 05:20:36 +07:00
|
|
|
goto err_out2;
|
|
|
|
|
|
|
|
self->tx_buff.head =
|
|
|
|
dma_alloc_coherent(NULL, self->tx_buff.truesize,
|
2013-03-15 14:23:58 +07:00
|
|
|
&self->tx_buff_dma, GFP_KERNEL | __GFP_ZERO);
|
2013-03-14 20:07:21 +07:00
|
|
|
if (self->tx_buff.head == NULL)
|
2005-04-17 05:20:36 +07:00
|
|
|
goto err_out3;
|
|
|
|
|
|
|
|
self->rx_buff.in_frame = FALSE;
|
|
|
|
self->rx_buff.state = OUTSIDE_FRAME;
|
|
|
|
self->tx_buff.data = self->tx_buff.head;
|
|
|
|
self->rx_buff.data = self->rx_buff.head;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
smsc_ircc_setup_io(self, fir_base, sir_base, dma, irq);
|
|
|
|
smsc_ircc_setup_qos(self);
|
|
|
|
smsc_ircc_init_chip(self);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (ircc_transceiver > 0 &&
|
|
|
|
ircc_transceiver < SMSC_IRCC2_C_NUMBER_OF_TRANSCEIVERS)
|
2005-04-17 05:20:36 +07:00
|
|
|
self->transceiver = ircc_transceiver;
|
|
|
|
else
|
|
|
|
smsc_ircc_probe_transceiver(self);
|
|
|
|
|
|
|
|
err = register_netdev(self->netdev);
|
2005-09-07 05:19:19 +07:00
|
|
|
if (err) {
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_ERROR("%s, Network device registration failed!\n",
|
|
|
|
driver_name);
|
|
|
|
goto err_out4;
|
|
|
|
}
|
|
|
|
|
2005-09-07 05:19:22 +07:00
|
|
|
self->pldev = platform_device_register_simple(SMSC_IRCC2_DRIVER_NAME,
|
|
|
|
dev_count, NULL, 0);
|
|
|
|
if (IS_ERR(self->pldev)) {
|
|
|
|
err = PTR_ERR(self->pldev);
|
|
|
|
goto err_out5;
|
|
|
|
}
|
2005-11-10 05:32:44 +07:00
|
|
|
platform_set_drvdata(self->pldev, self);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
IRDA_MESSAGE("IrDA: Registered device %s\n", dev->name);
|
2005-09-07 05:19:22 +07:00
|
|
|
dev_count++;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
return 0;
|
2005-09-07 05:19:19 +07:00
|
|
|
|
2005-09-07 05:19:22 +07:00
|
|
|
err_out5:
|
|
|
|
unregister_netdev(self->netdev);
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
err_out4:
|
|
|
|
dma_free_coherent(NULL, self->tx_buff.truesize,
|
|
|
|
self->tx_buff.head, self->tx_buff_dma);
|
|
|
|
err_out3:
|
|
|
|
dma_free_coherent(NULL, self->rx_buff.truesize,
|
|
|
|
self->rx_buff.head, self->rx_buff_dma);
|
|
|
|
err_out2:
|
|
|
|
free_netdev(self->netdev);
|
2005-09-07 05:19:22 +07:00
|
|
|
dev_self[dev_count] = NULL;
|
2005-04-17 05:20:36 +07:00
|
|
|
err_out1:
|
|
|
|
release_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT);
|
|
|
|
release_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT);
|
|
|
|
err_out:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_present(fir_base, sir_base)
|
|
|
|
*
|
|
|
|
* Check the smsc-ircc chip presence
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int smsc_ircc_present(unsigned int fir_base, unsigned int sir_base)
|
|
|
|
{
|
|
|
|
unsigned char low, high, chip, config, dma, irq, version;
|
|
|
|
|
|
|
|
if (!request_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT,
|
|
|
|
driver_name)) {
|
|
|
|
IRDA_WARNING("%s: can't get fir_base of 0x%03x\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, fir_base);
|
2005-04-17 05:20:36 +07:00
|
|
|
goto out1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!request_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT,
|
|
|
|
driver_name)) {
|
|
|
|
IRDA_WARNING("%s: can't get sir_base of 0x%03x\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, sir_base);
|
2005-04-17 05:20:36 +07:00
|
|
|
goto out2;
|
|
|
|
}
|
|
|
|
|
|
|
|
register_bank(fir_base, 3);
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
high = inb(fir_base + IRCC_ID_HIGH);
|
|
|
|
low = inb(fir_base + IRCC_ID_LOW);
|
|
|
|
chip = inb(fir_base + IRCC_CHIP_ID);
|
|
|
|
version = inb(fir_base + IRCC_VERSION);
|
|
|
|
config = inb(fir_base + IRCC_INTERFACE);
|
2005-04-17 05:20:36 +07:00
|
|
|
dma = config & IRCC_INTERFACE_DMA_MASK;
|
|
|
|
irq = (config & IRCC_INTERFACE_IRQ_MASK) >> 4;
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
if (high != 0x10 || low != 0xb8 || (chip != 0xf1 && chip != 0xf2)) {
|
2005-09-07 05:19:19 +07:00
|
|
|
IRDA_WARNING("%s(), addr 0x%04x - no device found!\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, fir_base);
|
2005-04-17 05:20:36 +07:00
|
|
|
goto out3;
|
|
|
|
}
|
|
|
|
IRDA_MESSAGE("SMsC IrDA Controller found\n IrCC version %d.%d, "
|
|
|
|
"firport 0x%03x, sirport 0x%03x dma=%d, irq=%d\n",
|
|
|
|
chip & 0x0f, version, fir_base, sir_base, dma, irq);
|
|
|
|
|
|
|
|
return 0;
|
2005-09-07 05:19:19 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
out3:
|
|
|
|
release_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT);
|
|
|
|
out2:
|
|
|
|
release_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT);
|
|
|
|
out1:
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_setup_io(self, fir_base, sir_base, dma, irq)
|
|
|
|
*
|
|
|
|
* Setup I/O
|
|
|
|
*
|
|
|
|
*/
|
2005-09-07 05:19:17 +07:00
|
|
|
static void smsc_ircc_setup_io(struct smsc_ircc_cb *self,
|
|
|
|
unsigned int fir_base, unsigned int sir_base,
|
2005-04-17 05:20:36 +07:00
|
|
|
u8 dma, u8 irq)
|
|
|
|
{
|
|
|
|
unsigned char config, chip_dma, chip_irq;
|
|
|
|
|
|
|
|
register_bank(fir_base, 3);
|
2005-09-07 05:19:19 +07:00
|
|
|
config = inb(fir_base + IRCC_INTERFACE);
|
|
|
|
chip_dma = config & IRCC_INTERFACE_DMA_MASK;
|
|
|
|
chip_irq = (config & IRCC_INTERFACE_IRQ_MASK) >> 4;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
self->io.fir_base = fir_base;
|
|
|
|
self->io.sir_base = sir_base;
|
|
|
|
self->io.fir_ext = SMSC_IRCC2_FIR_CHIP_IO_EXTENT;
|
|
|
|
self->io.sir_ext = SMSC_IRCC2_SIR_CHIP_IO_EXTENT;
|
|
|
|
self->io.fifo_size = SMSC_IRCC2_FIFO_SIZE;
|
|
|
|
self->io.speed = SMSC_IRCC2_C_IRDA_FALLBACK_SPEED;
|
|
|
|
|
2007-05-08 14:36:02 +07:00
|
|
|
if (irq != IRQ_INVAL) {
|
2005-04-17 05:20:36 +07:00
|
|
|
if (irq != chip_irq)
|
|
|
|
IRDA_MESSAGE("%s, Overriding IRQ - chip says %d, using %d\n",
|
|
|
|
driver_name, chip_irq, irq);
|
|
|
|
self->io.irq = irq;
|
2005-09-07 05:19:19 +07:00
|
|
|
} else
|
2005-04-17 05:20:36 +07:00
|
|
|
self->io.irq = chip_irq;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2007-05-08 14:36:02 +07:00
|
|
|
if (dma != DMA_INVAL) {
|
2005-04-17 05:20:36 +07:00
|
|
|
if (dma != chip_dma)
|
|
|
|
IRDA_MESSAGE("%s, Overriding DMA - chip says %d, using %d\n",
|
|
|
|
driver_name, chip_dma, dma);
|
|
|
|
self->io.dma = dma;
|
2005-09-07 05:19:19 +07:00
|
|
|
} else
|
2005-04-17 05:20:36 +07:00
|
|
|
self->io.dma = chip_dma;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_setup_qos(self)
|
|
|
|
*
|
|
|
|
* Setup qos
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void smsc_ircc_setup_qos(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
/* Initialize QoS for this device */
|
|
|
|
irda_init_max_qos_capabilies(&self->qos);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
self->qos.baud_rate.bits = IR_9600|IR_19200|IR_38400|IR_57600|
|
|
|
|
IR_115200|IR_576000|IR_1152000|(IR_4000000 << 8);
|
|
|
|
|
|
|
|
self->qos.min_turn_time.bits = SMSC_IRCC2_MIN_TURN_TIME;
|
|
|
|
self->qos.window_size.bits = SMSC_IRCC2_WINDOW_SIZE;
|
|
|
|
irda_qos_bits_to_value(&self->qos);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_init_chip(self)
|
|
|
|
*
|
|
|
|
* Init chip
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void smsc_ircc_init_chip(struct smsc_ircc_cb *self)
|
|
|
|
{
|
2005-10-31 06:00:14 +07:00
|
|
|
int iobase = self->io.fir_base;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(IRCC_MASTER_RESET, iobase + IRCC_MASTER);
|
|
|
|
outb(0x00, iobase + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
register_bank(iobase, 1);
|
2005-10-31 06:00:14 +07:00
|
|
|
outb(((inb(iobase + IRCC_SCE_CFGA) & 0x87) | IRCC_CFGA_IRDA_SIR_A),
|
2005-09-07 05:19:19 +07:00
|
|
|
iobase + IRCC_SCE_CFGA);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
#ifdef smsc_669 /* Uses pin 88/89 for Rx/Tx */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(((inb(iobase + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_COM),
|
|
|
|
iobase + IRCC_SCE_CFGB);
|
2005-09-07 05:19:17 +07:00
|
|
|
#else
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(((inb(iobase + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_IR),
|
|
|
|
iobase + IRCC_SCE_CFGB);
|
2005-09-07 05:19:17 +07:00
|
|
|
#endif
|
2005-09-07 05:19:19 +07:00
|
|
|
(void) inb(iobase + IRCC_FIFO_THRESHOLD);
|
|
|
|
outb(SMSC_IRCC2_FIFO_THRESHOLD, iobase + IRCC_FIFO_THRESHOLD);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
register_bank(iobase, 4);
|
2005-10-31 06:00:14 +07:00
|
|
|
outb((inb(iobase + IRCC_CONTROL) & 0x30), iobase + IRCC_CONTROL);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
register_bank(iobase, 0);
|
2005-10-31 06:00:14 +07:00
|
|
|
outb(0, iobase + IRCC_LCR_A);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
smsc_ircc_set_sir_speed(self, SMSC_IRCC2_C_IRDA_FALLBACK_SPEED);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Power on device */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0x00, iobase + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_net_ioctl (dev, rq, cmd)
|
|
|
|
*
|
|
|
|
* Process IOCTL commands for this device
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int smsc_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
|
|
|
|
{
|
|
|
|
struct if_irda_req *irq = (struct if_irda_req *) rq;
|
|
|
|
struct smsc_ircc_cb *self;
|
|
|
|
unsigned long flags;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
IRDA_ASSERT(dev != NULL, return -1;);
|
|
|
|
|
2005-09-07 05:19:23 +07:00
|
|
|
self = netdev_priv(dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return -1;);
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(2, "%s(), %s, (cmd=0x%X)\n", __func__, dev->name, cmd);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
switch (cmd) {
|
|
|
|
case SIOCSBANDWIDTH: /* Set bandwidth */
|
|
|
|
if (!capable(CAP_NET_ADMIN))
|
|
|
|
ret = -EPERM;
|
|
|
|
else {
|
|
|
|
/* Make sure we are the only one touching
|
|
|
|
* self->io.speed and the hardware - Jean II */
|
|
|
|
spin_lock_irqsave(&self->lock, flags);
|
|
|
|
smsc_ircc_change_speed(self, irq->ifr_baudrate);
|
|
|
|
spin_unlock_irqrestore(&self->lock, flags);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SIOCSMEDIABUSY: /* Set media busy */
|
|
|
|
if (!capable(CAP_NET_ADMIN)) {
|
|
|
|
ret = -EPERM;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
irda_device_set_media_busy(self->netdev, TRUE);
|
|
|
|
break;
|
|
|
|
case SIOCGRECEIVING: /* Check if we are receiving right now */
|
|
|
|
irq->ifr_receiving = smsc_ircc_is_receiving(self);
|
|
|
|
break;
|
|
|
|
#if 0
|
|
|
|
case SIOCSDTRRTS:
|
|
|
|
if (!capable(CAP_NET_ADMIN)) {
|
|
|
|
ret = -EPERM;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
smsc_ircc_sir_set_dtr_rts(dev, irq->ifr_dtr, irq->ifr_rts);
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
default:
|
|
|
|
ret = -EOPNOTSUPP;
|
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
#if SMSC_IRCC2_C_NET_TIMEOUT
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_timeout (struct net_device *dev)
|
|
|
|
*
|
|
|
|
* The networking timeout management.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void smsc_ircc_timeout(struct net_device *dev)
|
|
|
|
{
|
2005-09-07 05:19:23 +07:00
|
|
|
struct smsc_ircc_cb *self = netdev_priv(dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
IRDA_WARNING("%s: transmit timed out, changing speed to: %d\n",
|
|
|
|
dev->name, self->io.speed);
|
|
|
|
spin_lock_irqsave(&self->lock, flags);
|
|
|
|
smsc_ircc_sir_start(self);
|
|
|
|
smsc_ircc_change_speed(self, self->io.speed);
|
2010-05-10 19:01:31 +07:00
|
|
|
dev->trans_start = jiffies; /* prevent tx timeout */
|
2005-04-17 05:20:36 +07:00
|
|
|
netif_wake_queue(dev);
|
|
|
|
spin_unlock_irqrestore(&self->lock, flags);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_hard_xmit_sir (struct sk_buff *skb, struct net_device *dev)
|
|
|
|
*
|
|
|
|
* Transmits the current frame until FIFO is full, then
|
|
|
|
* waits until the next transmit interrupt, and continues until the
|
|
|
|
* frame is transmitted.
|
|
|
|
*/
|
2009-09-01 02:50:50 +07:00
|
|
|
static netdev_tx_t smsc_ircc_hard_xmit_sir(struct sk_buff *skb,
|
|
|
|
struct net_device *dev)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
struct smsc_ircc_cb *self;
|
|
|
|
unsigned long flags;
|
|
|
|
s32 speed;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2009-07-06 09:23:38 +07:00
|
|
|
IRDA_ASSERT(dev != NULL, return NETDEV_TX_OK;);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:23 +07:00
|
|
|
self = netdev_priv(dev);
|
2009-07-06 09:23:38 +07:00
|
|
|
IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
netif_stop_queue(dev);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Make sure test of self->io.speed & speed change are atomic */
|
|
|
|
spin_lock_irqsave(&self->lock, flags);
|
|
|
|
|
|
|
|
/* Check if we need to change the speed */
|
|
|
|
speed = irda_get_next_speed(skb);
|
2005-09-07 05:19:19 +07:00
|
|
|
if (speed != self->io.speed && speed != -1) {
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Check for empty frame */
|
|
|
|
if (!skb->len) {
|
|
|
|
/*
|
|
|
|
* We send frames one by one in SIR mode (no
|
|
|
|
* pipelining), so at this point, if we were sending
|
|
|
|
* a previous frame, we just received the interrupt
|
|
|
|
* telling us it is finished (UART_IIR_THRI).
|
|
|
|
* Therefore, waiting for the transmitter to really
|
|
|
|
* finish draining the fifo won't take too long.
|
|
|
|
* And the interrupt handler is not expected to run.
|
|
|
|
* - Jean II */
|
|
|
|
smsc_ircc_sir_wait_hw_transmitter_finish(self);
|
|
|
|
smsc_ircc_change_speed(self, speed);
|
|
|
|
spin_unlock_irqrestore(&self->lock, flags);
|
|
|
|
dev_kfree_skb(skb);
|
2009-07-06 09:23:38 +07:00
|
|
|
return NETDEV_TX_OK;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
2005-09-07 05:19:19 +07:00
|
|
|
self->new_speed = speed;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Init tx buffer */
|
|
|
|
self->tx_buff.data = self->tx_buff.head;
|
|
|
|
|
|
|
|
/* Copy skb to tx_buff while wrapping, stuffing and making CRC */
|
2005-09-07 05:19:17 +07:00
|
|
|
self->tx_buff.len = async_wrap_skb(skb, self->tx_buff.data,
|
2005-04-17 05:20:36 +07:00
|
|
|
self->tx_buff.truesize);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2009-01-07 01:40:43 +07:00
|
|
|
dev->stats.tx_bytes += self->tx_buff.len;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Turn on transmit finished interrupt. Will fire immediately! */
|
2005-09-07 05:19:21 +07:00
|
|
|
outb(UART_IER_THRI, self->io.sir_base + UART_IER);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
spin_unlock_irqrestore(&self->lock, flags);
|
|
|
|
|
|
|
|
dev_kfree_skb(skb);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2009-07-06 09:23:38 +07:00
|
|
|
return NETDEV_TX_OK;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_set_fir_speed (self, baud)
|
|
|
|
*
|
|
|
|
* Change the speed of the device
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void smsc_ircc_set_fir_speed(struct smsc_ircc_cb *self, u32 speed)
|
|
|
|
{
|
|
|
|
int fir_base, ir_mode, ctrl, fast;
|
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
|
|
|
fir_base = self->io.fir_base;
|
|
|
|
|
|
|
|
self->io.speed = speed;
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
switch (speed) {
|
2005-04-17 05:20:36 +07:00
|
|
|
default:
|
2005-09-07 05:19:17 +07:00
|
|
|
case 576000:
|
2005-04-17 05:20:36 +07:00
|
|
|
ir_mode = IRCC_CFGA_IRDA_HDLC;
|
|
|
|
ctrl = IRCC_CRC;
|
|
|
|
fast = 0;
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(0, "%s(), handling baud of 576000\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
break;
|
|
|
|
case 1152000:
|
|
|
|
ir_mode = IRCC_CFGA_IRDA_HDLC;
|
|
|
|
ctrl = IRCC_1152 | IRCC_CRC;
|
|
|
|
fast = IRCC_LCR_A_FAST | IRCC_LCR_A_GP_DATA;
|
|
|
|
IRDA_DEBUG(0, "%s(), handling baud of 1152000\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
break;
|
|
|
|
case 4000000:
|
|
|
|
ir_mode = IRCC_CFGA_IRDA_4PPM;
|
|
|
|
ctrl = IRCC_CRC;
|
|
|
|
fast = IRCC_LCR_A_FAST;
|
|
|
|
IRDA_DEBUG(0, "%s(), handling baud of 4000000\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
#if 0
|
|
|
|
Now in tranceiver!
|
|
|
|
/* This causes an interrupt */
|
|
|
|
register_bank(fir_base, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast, fir_base + IRCC_LCR_A);
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
register_bank(fir_base, 1);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(((inb(fir_base + IRCC_SCE_CFGA) & IRCC_SCE_CFGA_BLOCK_CTRL_BITS_MASK) | ir_mode), fir_base + IRCC_SCE_CFGA);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
register_bank(fir_base, 4);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb((inb(fir_base + IRCC_CONTROL) & 0x30) | ctrl, fir_base + IRCC_CONTROL);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_fir_start(self)
|
|
|
|
*
|
|
|
|
* Change the speed of the device
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void smsc_ircc_fir_start(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
struct net_device *dev;
|
|
|
|
int fir_base;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
|
|
|
dev = self->netdev;
|
|
|
|
IRDA_ASSERT(dev != NULL, return;);
|
|
|
|
|
|
|
|
fir_base = self->io.fir_base;
|
|
|
|
|
|
|
|
/* Reset everything */
|
|
|
|
|
|
|
|
/* Clear FIFO */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(inb(fir_base + IRCC_LCR_A) | IRCC_LCR_A_FIFO_RESET, fir_base + IRCC_LCR_A);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Enable interrupt */
|
2005-09-07 05:19:19 +07:00
|
|
|
/*outb(IRCC_IER_ACTIVE_FRAME|IRCC_IER_EOM, fir_base + IRCC_IER);*/
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
register_bank(fir_base, 1);
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
/* Select the TX/RX interface */
|
2005-04-17 05:20:36 +07:00
|
|
|
#ifdef SMSC_669 /* Uses pin 88/89 for Rx/Tx */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(((inb(fir_base + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_COM),
|
|
|
|
fir_base + IRCC_SCE_CFGB);
|
2005-09-07 05:19:17 +07:00
|
|
|
#else
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(((inb(fir_base + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_IR),
|
|
|
|
fir_base + IRCC_SCE_CFGB);
|
2005-09-07 05:19:17 +07:00
|
|
|
#endif
|
2005-09-07 05:19:19 +07:00
|
|
|
(void) inb(fir_base + IRCC_FIFO_THRESHOLD);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Enable SCE interrupts */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0, fir_base + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
register_bank(fir_base, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, fir_base + IRCC_IER);
|
|
|
|
outb(IRCC_MASTER_INT_EN, fir_base + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_fir_stop(self, baud)
|
|
|
|
*
|
|
|
|
* Change the speed of the device
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void smsc_ircc_fir_stop(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
int fir_base;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
|
|
|
|
|
|
|
fir_base = self->io.fir_base;
|
|
|
|
register_bank(fir_base, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
/*outb(IRCC_MASTER_RESET, fir_base + IRCC_MASTER);*/
|
|
|
|
outb(inb(fir_base + IRCC_LCR_B) & IRCC_LCR_B_SIP_ENABLE, fir_base + IRCC_LCR_B);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_change_speed(self, baud)
|
|
|
|
*
|
|
|
|
* Change the speed of the device
|
|
|
|
*
|
|
|
|
* This function *must* be called with spinlock held, because it may
|
|
|
|
* be called from the irq handler. - Jean II
|
|
|
|
*/
|
2005-09-07 05:19:24 +07:00
|
|
|
static void smsc_ircc_change_speed(struct smsc_ircc_cb *self, u32 speed)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
struct net_device *dev;
|
|
|
|
int last_speed_was_sir;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(0, "%s() changing speed to: %d\n", __func__, speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
|
|
|
dev = self->netdev;
|
|
|
|
|
|
|
|
last_speed_was_sir = self->io.speed <= SMSC_IRCC2_MAX_SIR_SPEED;
|
|
|
|
|
|
|
|
#if 0
|
|
|
|
/* Temp Hack */
|
|
|
|
speed= 1152000;
|
|
|
|
self->io.speed = speed;
|
|
|
|
last_speed_was_sir = 0;
|
2005-09-07 05:19:17 +07:00
|
|
|
smsc_ircc_fir_start(self);
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (self->io.speed == 0)
|
2005-04-17 05:20:36 +07:00
|
|
|
smsc_ircc_sir_start(self);
|
|
|
|
|
|
|
|
#if 0
|
2005-09-07 05:19:19 +07:00
|
|
|
if (!last_speed_was_sir) speed = self->io.speed;
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (self->io.speed != speed)
|
|
|
|
smsc_ircc_set_transceiver_for_speed(self, speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
self->io.speed = speed;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (speed <= SMSC_IRCC2_MAX_SIR_SPEED) {
|
|
|
|
if (!last_speed_was_sir) {
|
2005-04-17 05:20:36 +07:00
|
|
|
smsc_ircc_fir_stop(self);
|
|
|
|
smsc_ircc_sir_start(self);
|
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
smsc_ircc_set_sir_speed(self, speed);
|
2005-09-07 05:19:19 +07:00
|
|
|
} else {
|
|
|
|
if (last_speed_was_sir) {
|
2005-09-07 05:19:17 +07:00
|
|
|
#if SMSC_IRCC2_C_SIR_STOP
|
2005-04-17 05:20:36 +07:00
|
|
|
smsc_ircc_sir_stop(self);
|
|
|
|
#endif
|
|
|
|
smsc_ircc_fir_start(self);
|
|
|
|
}
|
|
|
|
smsc_ircc_set_fir_speed(self, speed);
|
|
|
|
|
|
|
|
#if 0
|
|
|
|
self->tx_buff.len = 10;
|
|
|
|
self->tx_buff.data = self->tx_buff.head;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:21 +07:00
|
|
|
smsc_ircc_dma_xmit(self, 4000);
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
|
|
|
/* Be ready for incoming frames */
|
2005-09-07 05:19:21 +07:00
|
|
|
smsc_ircc_dma_receive(self);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
netif_wake_queue(dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_set_sir_speed (self, speed)
|
|
|
|
*
|
|
|
|
* Set speed of IrDA port to specified baudrate
|
|
|
|
*
|
|
|
|
*/
|
2008-12-26 15:03:19 +07:00
|
|
|
static void smsc_ircc_set_sir_speed(struct smsc_ircc_cb *self, __u32 speed)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-09-07 05:19:17 +07:00
|
|
|
int iobase;
|
2005-04-17 05:20:36 +07:00
|
|
|
int fcr; /* FIFO control reg */
|
|
|
|
int lcr; /* Line control reg */
|
|
|
|
int divisor;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(0, "%s(), Setting speed to: %d\n", __func__, speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
|
|
|
iobase = self->io.sir_base;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Update accounting for new speed */
|
|
|
|
self->io.speed = speed;
|
|
|
|
|
|
|
|
/* Turn off interrupts */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0, iobase + UART_IER);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
divisor = SMSC_IRCC2_MAX_SIR_SPEED / speed;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
fcr = UART_FCR_ENABLE_FIFO;
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
/*
|
2005-04-17 05:20:36 +07:00
|
|
|
* Use trigger level 1 to avoid 3 ms. timeout delay at 9600 bps, and
|
|
|
|
* almost 1,7 ms at 19200 bps. At speeds above that we can just forget
|
2005-09-07 05:19:17 +07:00
|
|
|
* about this timeout since it will always be fast enough.
|
2005-04-17 05:20:36 +07:00
|
|
|
*/
|
2005-09-07 05:19:19 +07:00
|
|
|
fcr |= self->io.speed < 38400 ?
|
|
|
|
UART_FCR_TRIGGER_1 : UART_FCR_TRIGGER_14;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* IrDA ports use 8N1 */
|
|
|
|
lcr = UART_LCR_WLEN8;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(UART_LCR_DLAB | lcr, iobase + UART_LCR); /* Set DLAB */
|
|
|
|
outb(divisor & 0xff, iobase + UART_DLL); /* Set speed */
|
|
|
|
outb(divisor >> 8, iobase + UART_DLM);
|
|
|
|
outb(lcr, iobase + UART_LCR); /* Set 8N1 */
|
|
|
|
outb(fcr, iobase + UART_FCR); /* Enable FIFO's */
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Turn on interrups */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(UART_IER_RLSI | UART_IER_RDI | UART_IER_THRI, iobase + UART_IER);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(2, "%s() speed changed to: %d\n", __func__, speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_hard_xmit_fir (skb, dev)
|
|
|
|
*
|
|
|
|
* Transmit the frame!
|
|
|
|
*
|
|
|
|
*/
|
2009-09-01 02:50:50 +07:00
|
|
|
static netdev_tx_t smsc_ircc_hard_xmit_fir(struct sk_buff *skb,
|
|
|
|
struct net_device *dev)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
struct smsc_ircc_cb *self;
|
|
|
|
unsigned long flags;
|
|
|
|
s32 speed;
|
|
|
|
int mtt;
|
|
|
|
|
2009-07-06 09:23:38 +07:00
|
|
|
IRDA_ASSERT(dev != NULL, return NETDEV_TX_OK;);
|
2005-09-07 05:19:23 +07:00
|
|
|
self = netdev_priv(dev);
|
2009-07-06 09:23:38 +07:00
|
|
|
IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
netif_stop_queue(dev);
|
|
|
|
|
|
|
|
/* Make sure test of self->io.speed & speed change are atomic */
|
|
|
|
spin_lock_irqsave(&self->lock, flags);
|
|
|
|
|
|
|
|
/* Check if we need to change the speed after this frame */
|
|
|
|
speed = irda_get_next_speed(skb);
|
2005-09-07 05:19:19 +07:00
|
|
|
if (speed != self->io.speed && speed != -1) {
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Check for empty frame */
|
|
|
|
if (!skb->len) {
|
|
|
|
/* Note : you should make sure that speed changes
|
|
|
|
* are not going to corrupt any outgoing frame.
|
|
|
|
* Look at nsc-ircc for the gory details - Jean II */
|
2005-09-07 05:19:17 +07:00
|
|
|
smsc_ircc_change_speed(self, speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
spin_unlock_irqrestore(&self->lock, flags);
|
|
|
|
dev_kfree_skb(skb);
|
2009-07-06 09:23:38 +07:00
|
|
|
return NETDEV_TX_OK;
|
2005-09-07 05:19:19 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
self->new_speed = speed;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2007-03-28 04:55:52 +07:00
|
|
|
skb_copy_from_linear_data(skb, self->tx_buff.head, skb->len);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
self->tx_buff.len = skb->len;
|
|
|
|
self->tx_buff.data = self->tx_buff.head;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
|
|
|
mtt = irda_get_mtt(skb);
|
2005-04-17 05:20:36 +07:00
|
|
|
if (mtt) {
|
|
|
|
int bofs;
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
/*
|
2005-04-17 05:20:36 +07:00
|
|
|
* Compute how many BOFs (STA or PA's) we need to waste the
|
|
|
|
* min turn time given the speed of the link.
|
|
|
|
*/
|
|
|
|
bofs = mtt * (self->io.speed / 1000) / 8000;
|
|
|
|
if (bofs > 4095)
|
|
|
|
bofs = 4095;
|
|
|
|
|
2005-09-07 05:19:21 +07:00
|
|
|
smsc_ircc_dma_xmit(self, bofs);
|
2005-04-17 05:20:36 +07:00
|
|
|
} else {
|
|
|
|
/* Transmit frame */
|
2005-09-07 05:19:21 +07:00
|
|
|
smsc_ircc_dma_xmit(self, 0);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
2005-09-07 05:19:19 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
spin_unlock_irqrestore(&self->lock, flags);
|
|
|
|
dev_kfree_skb(skb);
|
|
|
|
|
2009-07-06 09:23:38 +07:00
|
|
|
return NETDEV_TX_OK;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2005-09-07 05:19:21 +07:00
|
|
|
* Function smsc_ircc_dma_xmit (self, bofs)
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
* Transmit data using DMA
|
|
|
|
*
|
|
|
|
*/
|
2005-09-07 05:19:21 +07:00
|
|
|
static void smsc_ircc_dma_xmit(struct smsc_ircc_cb *self, int bofs)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-09-07 05:19:21 +07:00
|
|
|
int iobase = self->io.fir_base;
|
2005-04-17 05:20:36 +07:00
|
|
|
u8 ctrl;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(3, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
#if 1
|
|
|
|
/* Disable Rx */
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0x00, iobase + IRCC_LCR_B);
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
|
|
|
register_bank(iobase, 1);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
|
|
|
|
iobase + IRCC_SCE_CFGB);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
self->io.direction = IO_XMIT;
|
|
|
|
|
|
|
|
/* Set BOF additional count for generating the min turn time */
|
|
|
|
register_bank(iobase, 4);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(bofs & 0xff, iobase + IRCC_BOF_COUNT_LO);
|
|
|
|
ctrl = inb(iobase + IRCC_CONTROL) & 0xf0;
|
|
|
|
outb(ctrl | ((bofs >> 8) & 0x0f), iobase + IRCC_BOF_COUNT_HI);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Set max Tx frame size */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(self->tx_buff.len >> 8, iobase + IRCC_TX_SIZE_HI);
|
|
|
|
outb(self->tx_buff.len & 0xff, iobase + IRCC_TX_SIZE_LO);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*outb(UART_MCR_OUT2, self->io.sir_base + UART_MCR);*/
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Enable burst mode chip Tx DMA */
|
|
|
|
register_bank(iobase, 1);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(inb(iobase + IRCC_SCE_CFGB) | IRCC_CFGB_DMA_ENABLE |
|
|
|
|
IRCC_CFGB_DMA_BURST, iobase + IRCC_SCE_CFGB);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Setup DMA controller (must be done after enabling chip DMA) */
|
|
|
|
irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
|
|
|
|
DMA_TX_MODE);
|
|
|
|
|
|
|
|
/* Enable interrupt */
|
|
|
|
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
|
|
|
|
outb(IRCC_MASTER_INT_EN, iobase + IRCC_MASTER);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Enable transmit */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(IRCC_LCR_B_SCE_TRANSMIT | IRCC_LCR_B_SIP_ENABLE, iobase + IRCC_LCR_B);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_dma_xmit_complete (self)
|
|
|
|
*
|
2005-09-07 05:19:17 +07:00
|
|
|
* The transfer of a frame in finished. This function will only be called
|
2005-04-17 05:20:36 +07:00
|
|
|
* by the interrupt handler
|
|
|
|
*
|
|
|
|
*/
|
2005-09-07 05:19:21 +07:00
|
|
|
static void smsc_ircc_dma_xmit_complete(struct smsc_ircc_cb *self)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-09-07 05:19:21 +07:00
|
|
|
int iobase = self->io.fir_base;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(3, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
#if 0
|
|
|
|
/* Disable Tx */
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0x00, iobase + IRCC_LCR_B);
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
2005-09-07 05:19:21 +07:00
|
|
|
register_bank(iobase, 1);
|
|
|
|
outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
|
|
|
|
iobase + IRCC_SCE_CFGB);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Check for underrun! */
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
if (inb(iobase + IRCC_LSR) & IRCC_LSR_UNDERRUN) {
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.tx_errors++;
|
|
|
|
self->netdev->stats.tx_fifo_errors++;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Reset error condition */
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(IRCC_MASTER_ERROR_RESET, iobase + IRCC_MASTER);
|
|
|
|
outb(0x00, iobase + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
} else {
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.tx_packets++;
|
|
|
|
self->netdev->stats.tx_bytes += self->tx_buff.len;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Check if it's time to change the speed */
|
|
|
|
if (self->new_speed) {
|
2005-09-07 05:19:17 +07:00
|
|
|
smsc_ircc_change_speed(self, self->new_speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
self->new_speed = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
netif_wake_queue(self->netdev);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_dma_receive(self)
|
|
|
|
*
|
|
|
|
* Get ready for receiving a frame. The device will initiate a DMA
|
|
|
|
* if it starts to receive a frame.
|
|
|
|
*
|
|
|
|
*/
|
2005-09-07 05:19:21 +07:00
|
|
|
static int smsc_ircc_dma_receive(struct smsc_ircc_cb *self)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-09-07 05:19:21 +07:00
|
|
|
int iobase = self->io.fir_base;
|
2005-04-17 05:20:36 +07:00
|
|
|
#if 0
|
|
|
|
/* Turn off chip DMA */
|
|
|
|
register_bank(iobase, 1);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
|
|
|
|
iobase + IRCC_SCE_CFGB);
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Disable Tx */
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0x00, iobase + IRCC_LCR_B);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Turn off chip DMA */
|
|
|
|
register_bank(iobase, 1);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
|
|
|
|
iobase + IRCC_SCE_CFGB);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
self->io.direction = IO_RECV;
|
|
|
|
self->rx_buff.data = self->rx_buff.head;
|
|
|
|
|
|
|
|
/* Set max Rx frame size */
|
|
|
|
register_bank(iobase, 4);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb((2050 >> 8) & 0x0f, iobase + IRCC_RX_SIZE_HI);
|
|
|
|
outb(2050 & 0xff, iobase + IRCC_RX_SIZE_LO);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Setup DMA controller */
|
|
|
|
irda_setup_dma(self->io.dma, self->rx_buff_dma, self->rx_buff.truesize,
|
|
|
|
DMA_RX_MODE);
|
|
|
|
|
|
|
|
/* Enable burst mode chip Rx DMA */
|
|
|
|
register_bank(iobase, 1);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(inb(iobase + IRCC_SCE_CFGB) | IRCC_CFGB_DMA_ENABLE |
|
|
|
|
IRCC_CFGB_DMA_BURST, iobase + IRCC_SCE_CFGB);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Enable interrupt */
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
|
|
|
|
outb(IRCC_MASTER_INT_EN, iobase + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Enable receiver */
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:17 +07:00
|
|
|
outb(IRCC_LCR_B_SCE_RECEIVE | IRCC_LCR_B_SIP_ENABLE,
|
2005-09-07 05:19:19 +07:00
|
|
|
iobase + IRCC_LCR_B);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2005-09-07 05:19:21 +07:00
|
|
|
* Function smsc_ircc_dma_receive_complete(self)
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
* Finished with receiving frames
|
|
|
|
*
|
|
|
|
*/
|
2005-09-07 05:19:21 +07:00
|
|
|
static void smsc_ircc_dma_receive_complete(struct smsc_ircc_cb *self)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
struct sk_buff *skb;
|
|
|
|
int len, msgcnt, lsr;
|
2005-09-07 05:19:21 +07:00
|
|
|
int iobase = self->io.fir_base;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(3, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
#if 0
|
|
|
|
/* Disable Rx */
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0x00, iobase + IRCC_LCR_B);
|
2005-04-17 05:20:36 +07:00
|
|
|
#endif
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(inb(iobase + IRCC_LSAR) & ~IRCC_LSAR_ADDRESS_MASK, iobase + IRCC_LSAR);
|
|
|
|
lsr= inb(iobase + IRCC_LSR);
|
|
|
|
msgcnt = inb(iobase + IRCC_LCR_B) & 0x08;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(2, "%s: dma count = %d\n", __func__,
|
2005-04-17 05:20:36 +07:00
|
|
|
get_dma_residue(self->io.dma));
|
|
|
|
|
|
|
|
len = self->rx_buff.truesize - get_dma_residue(self->io.dma);
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
/* Look for errors */
|
|
|
|
if (lsr & (IRCC_LSR_FRAME_ERROR | IRCC_LSR_CRC_ERROR | IRCC_LSR_SIZE_ERROR)) {
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.rx_errors++;
|
2005-09-07 05:19:19 +07:00
|
|
|
if (lsr & IRCC_LSR_FRAME_ERROR)
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.rx_frame_errors++;
|
2005-09-07 05:19:19 +07:00
|
|
|
if (lsr & IRCC_LSR_CRC_ERROR)
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.rx_crc_errors++;
|
2005-09-07 05:19:19 +07:00
|
|
|
if (lsr & IRCC_LSR_SIZE_ERROR)
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.rx_length_errors++;
|
2005-09-07 05:19:19 +07:00
|
|
|
if (lsr & (IRCC_LSR_UNDERRUN | IRCC_LSR_OVERRUN))
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.rx_length_errors++;
|
2005-04-17 05:20:36 +07:00
|
|
|
return;
|
|
|
|
}
|
2005-09-07 05:19:19 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Remove CRC */
|
2005-09-07 05:19:19 +07:00
|
|
|
len -= self->io.speed < 4000000 ? 2 : 4;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (len < 2 || len > 2050) {
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_WARNING("%s(), bogus len=%d\n", __func__, len);
|
2005-04-17 05:20:36 +07:00
|
|
|
return;
|
|
|
|
}
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(2, "%s: msgcnt = %d, len=%d\n", __func__, msgcnt, len);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
skb = dev_alloc_skb(len + 1);
|
|
|
|
if (!skb) {
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_WARNING("%s(), memory squeeze, dropping frame.\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
return;
|
2005-09-07 05:19:17 +07:00
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Make sure IP header gets aligned */
|
2005-09-07 05:19:17 +07:00
|
|
|
skb_reserve(skb, 1);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
memcpy(skb_put(skb, len), self->rx_buff.data, len);
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.rx_packets++;
|
|
|
|
self->netdev->stats.rx_bytes += len;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
skb->dev = self->netdev;
|
2007-03-20 05:30:44 +07:00
|
|
|
skb_reset_mac_header(skb);
|
2005-04-17 05:20:36 +07:00
|
|
|
skb->protocol = htons(ETH_P_IRDA);
|
|
|
|
netif_rx(skb);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_sir_receive (self)
|
|
|
|
*
|
|
|
|
* Receive one frame from the infrared port
|
|
|
|
*
|
|
|
|
*/
|
2005-09-07 05:19:17 +07:00
|
|
|
static void smsc_ircc_sir_receive(struct smsc_ircc_cb *self)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
int boguscount = 0;
|
|
|
|
int iobase;
|
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
|
|
|
|
|
|
|
iobase = self->io.sir_base;
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
/*
|
|
|
|
* Receive all characters in Rx FIFO, unwrap and unstuff them.
|
|
|
|
* async_unwrap_char will deliver all found frames
|
2005-04-17 05:20:36 +07:00
|
|
|
*/
|
|
|
|
do {
|
2009-01-07 01:40:43 +07:00
|
|
|
async_unwrap_char(self->netdev, &self->netdev->stats, &self->rx_buff,
|
2005-09-07 05:19:19 +07:00
|
|
|
inb(iobase + UART_RX));
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Make sure we don't stay here to long */
|
|
|
|
if (boguscount++ > 32) {
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(2, "%s(), breaking!\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
break;
|
|
|
|
}
|
2005-09-07 05:19:19 +07:00
|
|
|
} while (inb(iobase + UART_LSR) & UART_LSR_DR);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_interrupt (irq, dev_id, regs)
|
|
|
|
*
|
|
|
|
* An interrupt from the chip has arrived. Time to do some work
|
|
|
|
*
|
|
|
|
*/
|
2007-10-29 16:46:16 +07:00
|
|
|
static irqreturn_t smsc_ircc_interrupt(int dummy, void *dev_id)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2007-10-29 16:46:16 +07:00
|
|
|
struct net_device *dev = dev_id;
|
|
|
|
struct smsc_ircc_cb *self = netdev_priv(dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
int iobase, iir, lcra, lsr;
|
|
|
|
irqreturn_t ret = IRQ_NONE;
|
|
|
|
|
|
|
|
/* Serialise the interrupt handler in various CPUs, stop Tx path */
|
2005-09-07 05:19:17 +07:00
|
|
|
spin_lock(&self->lock);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Check if we should use the SIR interrupt handler */
|
2005-09-07 05:19:19 +07:00
|
|
|
if (self->io.speed <= SMSC_IRCC2_MAX_SIR_SPEED) {
|
2005-04-17 05:20:36 +07:00
|
|
|
ret = smsc_ircc_interrupt_sir(dev);
|
|
|
|
goto irq_ret_unlock;
|
|
|
|
}
|
|
|
|
|
|
|
|
iobase = self->io.fir_base;
|
|
|
|
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
iir = inb(iobase + IRCC_IIR);
|
2005-09-07 05:19:17 +07:00
|
|
|
if (iir == 0)
|
2005-04-17 05:20:36 +07:00
|
|
|
goto irq_ret_unlock;
|
|
|
|
ret = IRQ_HANDLED;
|
|
|
|
|
|
|
|
/* Disable interrupts */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0, iobase + IRCC_IER);
|
|
|
|
lcra = inb(iobase + IRCC_LCR_A);
|
|
|
|
lsr = inb(iobase + IRCC_LSR);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(2, "%s(), iir = 0x%02x\n", __func__, iir);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
if (iir & IRCC_IIR_EOM) {
|
|
|
|
if (self->io.direction == IO_RECV)
|
2005-09-07 05:19:21 +07:00
|
|
|
smsc_ircc_dma_receive_complete(self);
|
2005-04-17 05:20:36 +07:00
|
|
|
else
|
2005-09-07 05:19:21 +07:00
|
|
|
smsc_ircc_dma_xmit_complete(self);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:21 +07:00
|
|
|
smsc_ircc_dma_receive(self);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (iir & IRCC_IIR_ACTIVE_FRAME) {
|
2008-07-31 07:20:18 +07:00
|
|
|
/*printk(KERN_WARNING "%s(): Active Frame\n", __func__);*/
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Enable interrupts again */
|
|
|
|
|
|
|
|
register_bank(iobase, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
irq_ret_unlock:
|
|
|
|
spin_unlock(&self->lock);
|
2007-10-29 16:46:16 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 20:55:46 +07:00
|
|
|
* Function irport_interrupt_sir (irq, dev_id)
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
* Interrupt handler for SIR modes
|
|
|
|
*/
|
|
|
|
static irqreturn_t smsc_ircc_interrupt_sir(struct net_device *dev)
|
|
|
|
{
|
2005-09-07 05:19:23 +07:00
|
|
|
struct smsc_ircc_cb *self = netdev_priv(dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
int boguscount = 0;
|
|
|
|
int iobase;
|
|
|
|
int iir, lsr;
|
|
|
|
|
2011-03-31 08:57:33 +07:00
|
|
|
/* Already locked coming here in smsc_ircc_interrupt() */
|
2005-04-17 05:20:36 +07:00
|
|
|
/*spin_lock(&self->lock);*/
|
|
|
|
|
|
|
|
iobase = self->io.sir_base;
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
iir = inb(iobase + UART_IIR) & UART_IIR_ID;
|
2005-04-17 05:20:36 +07:00
|
|
|
if (iir == 0)
|
|
|
|
return IRQ_NONE;
|
|
|
|
while (iir) {
|
|
|
|
/* Clear interrupt */
|
2005-09-07 05:19:19 +07:00
|
|
|
lsr = inb(iobase + UART_LSR);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
IRDA_DEBUG(4, "%s(), iir=%02x, lsr=%02x, iobase=%#x\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, iir, lsr, iobase);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
switch (iir) {
|
|
|
|
case UART_IIR_RLSI:
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(2, "%s(), RLSI\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
break;
|
|
|
|
case UART_IIR_RDI:
|
|
|
|
/* Receive interrupt */
|
|
|
|
smsc_ircc_sir_receive(self);
|
|
|
|
break;
|
|
|
|
case UART_IIR_THRI:
|
|
|
|
if (lsr & UART_LSR_THRE)
|
|
|
|
/* Transmitter ready for data */
|
|
|
|
smsc_ircc_sir_write_wakeup(self);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
IRDA_DEBUG(0, "%s(), unhandled IIR=%#x\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, iir);
|
2005-04-17 05:20:36 +07:00
|
|
|
break;
|
2005-09-07 05:19:17 +07:00
|
|
|
}
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Make sure we don't stay here to long */
|
|
|
|
if (boguscount++ > 100)
|
|
|
|
break;
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
iir = inb(iobase + UART_IIR) & UART_IIR_ID;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
/*spin_unlock(&self->lock);*/
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#if 0 /* unused */
|
|
|
|
/*
|
|
|
|
* Function ircc_is_receiving (self)
|
|
|
|
*
|
|
|
|
* Return TRUE is we are currently receiving a frame
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int ircc_is_receiving(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
int status = FALSE;
|
|
|
|
/* int iobase; */
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return FALSE;);
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(0, "%s: dma count = %d\n", __func__,
|
2005-04-17 05:20:36 +07:00
|
|
|
get_dma_residue(self->io.dma));
|
|
|
|
|
|
|
|
status = (self->rx_buff.state != OUTSIDE_FRAME);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
return status;
|
|
|
|
}
|
|
|
|
#endif /* unused */
|
|
|
|
|
2005-10-31 06:00:14 +07:00
|
|
|
static int smsc_ircc_request_irq(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
int error;
|
|
|
|
|
|
|
|
error = request_irq(self->io.irq, smsc_ircc_interrupt, 0,
|
|
|
|
self->netdev->name, self->netdev);
|
|
|
|
if (error)
|
|
|
|
IRDA_DEBUG(0, "%s(), unable to allocate irq=%d, err=%d\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, self->io.irq, error);
|
2005-10-31 06:00:14 +07:00
|
|
|
|
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void smsc_ircc_start_interrupts(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&self->lock, flags);
|
|
|
|
|
|
|
|
self->io.speed = 0;
|
|
|
|
smsc_ircc_change_speed(self, SMSC_IRCC2_C_IRDA_FALLBACK_SPEED);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&self->lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void smsc_ircc_stop_interrupts(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
int iobase = self->io.fir_base;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&self->lock, flags);
|
|
|
|
|
|
|
|
register_bank(iobase, 0);
|
|
|
|
outb(0, iobase + IRCC_IER);
|
|
|
|
outb(IRCC_MASTER_RESET, iobase + IRCC_MASTER);
|
|
|
|
outb(0x00, iobase + IRCC_MASTER);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&self->lock, flags);
|
|
|
|
}
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_net_open (dev)
|
|
|
|
*
|
|
|
|
* Start the device
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int smsc_ircc_net_open(struct net_device *dev)
|
|
|
|
{
|
|
|
|
struct smsc_ircc_cb *self;
|
|
|
|
char hwname[16];
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_ASSERT(dev != NULL, return -1;);
|
2005-09-07 05:19:23 +07:00
|
|
|
self = netdev_priv(dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_ASSERT(self != NULL, return 0;);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-10-31 06:00:14 +07:00
|
|
|
if (self->io.suspended) {
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(0, "%s(), device is suspended\n", __func__);
|
2005-10-31 06:00:14 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
if (request_irq(self->io.irq, smsc_ircc_interrupt, 0, dev->name,
|
2005-04-17 05:20:36 +07:00
|
|
|
(void *) dev)) {
|
|
|
|
IRDA_DEBUG(0, "%s(), unable to allocate irq=%d\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, self->io.irq);
|
2005-04-17 05:20:36 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
|
|
|
|
2005-10-31 06:00:14 +07:00
|
|
|
smsc_ircc_start_interrupts(self);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Give self a hardware name */
|
|
|
|
/* It would be cool to offer the chip revision here - Jean II */
|
|
|
|
sprintf(hwname, "SMSC @ 0x%03x", self->io.fir_base);
|
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
/*
|
2005-04-17 05:20:36 +07:00
|
|
|
* Open new IrLAP layer instance, now that everything should be
|
2005-09-07 05:19:17 +07:00
|
|
|
* initialized properly
|
2005-04-17 05:20:36 +07:00
|
|
|
*/
|
|
|
|
self->irlap = irlap_open(dev, &self->qos, hwname);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Always allocate the DMA channel after the IRQ,
|
|
|
|
* and clean up on failure.
|
|
|
|
*/
|
|
|
|
if (request_dma(self->io.dma, dev->name)) {
|
|
|
|
smsc_ircc_net_close(dev);
|
|
|
|
|
|
|
|
IRDA_WARNING("%s(), unable to allocate DMA=%d\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, self->io.dma);
|
2005-04-17 05:20:36 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
netif_start_queue(dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_net_close (dev)
|
|
|
|
*
|
|
|
|
* Stop the device
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int smsc_ircc_net_close(struct net_device *dev)
|
|
|
|
{
|
|
|
|
struct smsc_ircc_cb *self;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_ASSERT(dev != NULL, return -1;);
|
2005-09-07 05:19:23 +07:00
|
|
|
self = netdev_priv(dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_ASSERT(self != NULL, return 0;);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Stop device */
|
|
|
|
netif_stop_queue(dev);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Stop and remove instance of IrLAP */
|
|
|
|
if (self->irlap)
|
|
|
|
irlap_close(self->irlap);
|
|
|
|
self->irlap = NULL;
|
|
|
|
|
2005-10-31 06:00:14 +07:00
|
|
|
smsc_ircc_stop_interrupts(self);
|
|
|
|
|
|
|
|
/* if we are called from smsc_ircc_resume we don't have IRQ reserved */
|
|
|
|
if (!self->io.suspended)
|
|
|
|
free_irq(self->io.irq, dev);
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
disable_dma(self->io.dma);
|
|
|
|
free_dma(self->io.dma);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-11-10 05:32:44 +07:00
|
|
|
static int smsc_ircc_suspend(struct platform_device *dev, pm_message_t state)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-11-10 05:32:44 +07:00
|
|
|
struct smsc_ircc_cb *self = platform_get_drvdata(dev);
|
2005-09-07 05:19:22 +07:00
|
|
|
|
2005-10-28 23:52:56 +07:00
|
|
|
if (!self->io.suspended) {
|
2005-10-31 06:00:14 +07:00
|
|
|
IRDA_DEBUG(1, "%s, Suspending\n", driver_name);
|
|
|
|
|
|
|
|
rtnl_lock();
|
|
|
|
if (netif_running(self->netdev)) {
|
|
|
|
netif_device_detach(self->netdev);
|
|
|
|
smsc_ircc_stop_interrupts(self);
|
|
|
|
free_irq(self->io.irq, self->netdev);
|
|
|
|
disable_dma(self->io.dma);
|
|
|
|
}
|
2005-09-07 05:19:19 +07:00
|
|
|
self->io.suspended = 1;
|
2005-10-31 06:00:14 +07:00
|
|
|
rtnl_unlock();
|
2005-09-07 05:19:19 +07:00
|
|
|
}
|
2005-09-07 05:19:22 +07:00
|
|
|
|
|
|
|
return 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2005-11-10 05:32:44 +07:00
|
|
|
static int smsc_ircc_resume(struct platform_device *dev)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-11-10 05:32:44 +07:00
|
|
|
struct smsc_ircc_cb *self = platform_get_drvdata(dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-10-28 23:52:56 +07:00
|
|
|
if (self->io.suspended) {
|
2005-10-31 06:00:14 +07:00
|
|
|
IRDA_DEBUG(1, "%s, Waking up\n", driver_name);
|
|
|
|
|
|
|
|
rtnl_lock();
|
|
|
|
smsc_ircc_init_chip(self);
|
|
|
|
if (netif_running(self->netdev)) {
|
|
|
|
if (smsc_ircc_request_irq(self)) {
|
|
|
|
/*
|
|
|
|
* Don't fail resume process, just kill this
|
|
|
|
* network interface
|
|
|
|
*/
|
|
|
|
unregister_netdevice(self->netdev);
|
|
|
|
} else {
|
|
|
|
enable_dma(self->io.dma);
|
|
|
|
smsc_ircc_start_interrupts(self);
|
|
|
|
netif_device_attach(self->netdev);
|
|
|
|
}
|
|
|
|
}
|
2005-09-07 05:19:22 +07:00
|
|
|
self->io.suspended = 0;
|
2005-10-31 06:00:14 +07:00
|
|
|
rtnl_unlock();
|
2005-09-07 05:19:22 +07:00
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_close (self)
|
|
|
|
*
|
|
|
|
* Close driver instance
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int __exit smsc_ircc_close(struct smsc_ircc_cb *self)
|
|
|
|
{
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return -1;);
|
|
|
|
|
2005-09-07 05:19:22 +07:00
|
|
|
platform_device_unregister(self->pldev);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Remove netdevice */
|
|
|
|
unregister_netdev(self->netdev);
|
|
|
|
|
2005-10-31 06:00:14 +07:00
|
|
|
smsc_ircc_stop_interrupts(self);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Release the PORTS that this driver is using */
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(0, "%s(), releasing 0x%03x\n", __func__,
|
2005-04-17 05:20:36 +07:00
|
|
|
self->io.fir_base);
|
|
|
|
|
|
|
|
release_region(self->io.fir_base, self->io.fir_ext);
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(0, "%s(), releasing 0x%03x\n", __func__,
|
2005-04-17 05:20:36 +07:00
|
|
|
self->io.sir_base);
|
|
|
|
|
|
|
|
release_region(self->io.sir_base, self->io.sir_ext);
|
|
|
|
|
|
|
|
if (self->tx_buff.head)
|
|
|
|
dma_free_coherent(NULL, self->tx_buff.truesize,
|
|
|
|
self->tx_buff.head, self->tx_buff_dma);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
if (self->rx_buff.head)
|
|
|
|
dma_free_coherent(NULL, self->rx_buff.truesize,
|
|
|
|
self->rx_buff.head, self->rx_buff_dma);
|
|
|
|
|
|
|
|
free_netdev(self->netdev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit smsc_ircc_cleanup(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
for (i = 0; i < 2; i++) {
|
2005-04-17 05:20:36 +07:00
|
|
|
if (dev_self[i])
|
|
|
|
smsc_ircc_close(dev_self[i]);
|
|
|
|
}
|
2005-09-07 05:19:22 +07:00
|
|
|
|
2007-05-08 14:36:05 +07:00
|
|
|
if (pnp_driver_registered)
|
|
|
|
pnp_unregister_driver(&smsc_ircc_pnp_driver);
|
|
|
|
|
2005-11-10 05:32:44 +07:00
|
|
|
platform_driver_unregister(&smsc_ircc_driver);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Start SIR operations
|
|
|
|
*
|
|
|
|
* This function *must* be called with spinlock held, because it may
|
|
|
|
* be called from the irq handler (via smsc_ircc_change_speed()). - Jean II
|
|
|
|
*/
|
2008-12-26 15:03:19 +07:00
|
|
|
static void smsc_ircc_sir_start(struct smsc_ircc_cb *self)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
struct net_device *dev;
|
|
|
|
int fir_base, sir_base;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(3, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
2005-09-07 05:19:19 +07:00
|
|
|
dev = self->netdev;
|
2005-09-07 05:19:17 +07:00
|
|
|
IRDA_ASSERT(dev != NULL, return;);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
fir_base = self->io.fir_base;
|
|
|
|
sir_base = self->io.sir_base;
|
|
|
|
|
|
|
|
/* Reset everything */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(IRCC_MASTER_RESET, fir_base + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
#if SMSC_IRCC2_C_SIR_STOP
|
|
|
|
/*smsc_ircc_sir_stop(self);*/
|
|
|
|
#endif
|
|
|
|
|
|
|
|
register_bank(fir_base, 1);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(((inb(fir_base + IRCC_SCE_CFGA) & IRCC_SCE_CFGA_BLOCK_CTRL_BITS_MASK) | IRCC_CFGA_IRDA_SIR_A), fir_base + IRCC_SCE_CFGA);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Initialize UART */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(UART_LCR_WLEN8, sir_base + UART_LCR); /* Reset DLAB */
|
|
|
|
outb((UART_MCR_DTR | UART_MCR_RTS | UART_MCR_OUT2), sir_base + UART_MCR);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Turn on interrups */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(UART_IER_RLSI | UART_IER_RDI |UART_IER_THRI, sir_base + UART_IER);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(3, "%s() - exit\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0x00, fir_base + IRCC_MASTER);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
#if SMSC_IRCC2_C_SIR_STOP
|
|
|
|
void smsc_ircc_sir_stop(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
int iobase;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(3, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
iobase = self->io.sir_base;
|
|
|
|
|
|
|
|
/* Reset UART */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0, iobase + UART_MCR);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Turn off interrupts */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(0, iobase + UART_IER);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_sir_write_wakeup (self)
|
|
|
|
*
|
|
|
|
* Called by the SIR interrupt handler when there's room for more data.
|
|
|
|
* If we have more packets to send, we send them here.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void smsc_ircc_sir_write_wakeup(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
int actual = 0;
|
|
|
|
int iobase;
|
|
|
|
int fcr;
|
|
|
|
|
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(4, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
iobase = self->io.sir_base;
|
|
|
|
|
|
|
|
/* Finished with frame? */
|
|
|
|
if (self->tx_buff.len > 0) {
|
|
|
|
/* Write data left in transmit buffer */
|
2005-09-07 05:19:17 +07:00
|
|
|
actual = smsc_ircc_sir_write(iobase, self->io.fifo_size,
|
2005-04-17 05:20:36 +07:00
|
|
|
self->tx_buff.data, self->tx_buff.len);
|
|
|
|
self->tx_buff.data += actual;
|
|
|
|
self->tx_buff.len -= actual;
|
|
|
|
} else {
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/*if (self->tx_buff.len ==0) {*/
|
2005-09-07 05:19:17 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Now serial buffer is almost free & we can start
|
2005-04-17 05:20:36 +07:00
|
|
|
* transmission of another packet. But first we must check
|
|
|
|
* if we need to change the speed of the hardware
|
|
|
|
*/
|
|
|
|
if (self->new_speed) {
|
|
|
|
IRDA_DEBUG(5, "%s(), Changing speed to %d.\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, self->new_speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
smsc_ircc_sir_wait_hw_transmitter_finish(self);
|
|
|
|
smsc_ircc_change_speed(self, self->new_speed);
|
|
|
|
self->new_speed = 0;
|
|
|
|
} else {
|
|
|
|
/* Tell network layer that we want more frames */
|
|
|
|
netif_wake_queue(self->netdev);
|
|
|
|
}
|
2009-01-07 01:40:43 +07:00
|
|
|
self->netdev->stats.tx_packets++;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (self->io.speed <= 115200) {
|
|
|
|
/*
|
|
|
|
* Reset Rx FIFO to make sure that all reflected transmit data
|
|
|
|
* is discarded. This is needed for half duplex operation
|
|
|
|
*/
|
|
|
|
fcr = UART_FCR_ENABLE_FIFO | UART_FCR_CLEAR_RCVR;
|
|
|
|
fcr |= self->io.speed < 38400 ?
|
|
|
|
UART_FCR_TRIGGER_1 : UART_FCR_TRIGGER_14;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(fcr, iobase + UART_FCR);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
/* Turn on receive interrupts */
|
|
|
|
outb(UART_IER_RDI, iobase + UART_IER);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_sir_write (iobase, fifo_size, buf, len)
|
|
|
|
*
|
|
|
|
* Fill Tx FIFO with transmit data
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int smsc_ircc_sir_write(int iobase, int fifo_size, __u8 *buf, int len)
|
|
|
|
{
|
|
|
|
int actual = 0;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Tx FIFO should be empty! */
|
2005-09-07 05:19:19 +07:00
|
|
|
if (!(inb(iobase + UART_LSR) & UART_LSR_THRE)) {
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_WARNING("%s(), failed, fifo not empty!\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
return 0;
|
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Fill FIFO with current frame */
|
2005-09-07 05:19:19 +07:00
|
|
|
while (fifo_size-- > 0 && actual < len) {
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Transmit next byte */
|
2005-09-07 05:19:19 +07:00
|
|
|
outb(buf[actual], iobase + UART_TX);
|
2005-04-17 05:20:36 +07:00
|
|
|
actual++;
|
|
|
|
}
|
|
|
|
return actual;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_is_receiving (self)
|
|
|
|
*
|
|
|
|
* Returns true is we are currently receiving data
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static int smsc_ircc_is_receiving(struct smsc_ircc_cb *self)
|
|
|
|
{
|
2010-09-23 12:40:09 +07:00
|
|
|
return self->rx_buff.state != OUTSIDE_FRAME;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_probe_transceiver(self)
|
|
|
|
*
|
|
|
|
* Tries to find the used Transceiver
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void smsc_ircc_probe_transceiver(struct smsc_ircc_cb *self)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_ASSERT(self != NULL, return;);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
for (i = 0; smsc_transceivers[i].name != NULL; i++)
|
|
|
|
if (smsc_transceivers[i].probe(self->io.fir_base)) {
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_MESSAGE(" %s transceiver found\n",
|
|
|
|
smsc_transceivers[i].name);
|
2005-09-07 05:19:19 +07:00
|
|
|
self->transceiver= i + 1;
|
2005-04-17 05:20:36 +07:00
|
|
|
return;
|
|
|
|
}
|
2005-09-07 05:19:19 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_MESSAGE("No transceiver found. Defaulting to %s\n",
|
|
|
|
smsc_transceivers[SMSC_IRCC2_C_DEFAULT_TRANSCEIVER].name);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
self->transceiver = SMSC_IRCC2_C_DEFAULT_TRANSCEIVER;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_set_transceiver_for_speed(self, speed)
|
|
|
|
*
|
|
|
|
* Set the transceiver according to the speed
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
static void smsc_ircc_set_transceiver_for_speed(struct smsc_ircc_cb *self, u32 speed)
|
|
|
|
{
|
|
|
|
unsigned int trx;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
trx = self->transceiver;
|
2005-09-07 05:19:19 +07:00
|
|
|
if (trx > 0)
|
|
|
|
smsc_transceivers[trx - 1].set_for_speed(self->io.fir_base, speed);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_wait_hw_transmitter_finish ()
|
|
|
|
*
|
|
|
|
* Wait for the real end of HW transmission
|
|
|
|
*
|
|
|
|
* The UART is a strict FIFO, and we get called only when we have finished
|
|
|
|
* pushing data to the FIFO, so the maximum amount of time we must wait
|
|
|
|
* is only for the FIFO to drain out.
|
|
|
|
*
|
|
|
|
* We use a simple calibrated loop. We may need to adjust the loop
|
|
|
|
* delay (udelay) to balance I/O traffic and latency. And we also need to
|
|
|
|
* adjust the maximum timeout.
|
|
|
|
* It would probably be better to wait for the proper interrupt,
|
|
|
|
* but it doesn't seem to be available.
|
|
|
|
*
|
|
|
|
* We can't use jiffies or kernel timers because :
|
|
|
|
* 1) We are called from the interrupt handler, which disable softirqs,
|
|
|
|
* so jiffies won't be increased
|
|
|
|
* 2) Jiffies granularity is usually very coarse (10ms), and we don't
|
|
|
|
* want to wait that long to detect stuck hardware.
|
|
|
|
* Jean II
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void smsc_ircc_sir_wait_hw_transmitter_finish(struct smsc_ircc_cb *self)
|
|
|
|
{
|
2005-09-07 05:19:19 +07:00
|
|
|
int iobase = self->io.sir_base;
|
2005-04-17 05:20:36 +07:00
|
|
|
int count = SMSC_IRCC2_HW_TRANSMITTER_TIMEOUT_US;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Calibrated busy loop */
|
2005-09-07 05:19:19 +07:00
|
|
|
while (count-- > 0 && !(inb(iobase + UART_LSR) & UART_LSR_TEMT))
|
2005-04-17 05:20:36 +07:00
|
|
|
udelay(1);
|
|
|
|
|
2009-06-05 17:54:44 +07:00
|
|
|
if (count < 0)
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(0, "%s(): stuck transmitter\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* PROBING
|
|
|
|
*
|
2006-05-10 05:26:11 +07:00
|
|
|
* REVISIT we can be told about the device by PNP, and should use that info
|
|
|
|
* instead of probing hardware and creating a platform_device ...
|
2005-04-17 05:20:36 +07:00
|
|
|
*/
|
|
|
|
|
|
|
|
static int __init smsc_ircc_look_for_chips(void)
|
|
|
|
{
|
2005-09-07 05:19:20 +07:00
|
|
|
struct smsc_chip_address *address;
|
2005-09-07 05:19:19 +07:00
|
|
|
char *type;
|
2005-04-17 05:20:36 +07:00
|
|
|
unsigned int cfg_base, found;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
found = 0;
|
|
|
|
address = possible_addresses;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
while (address->cfg_base) {
|
2005-04-17 05:20:36 +07:00
|
|
|
cfg_base = address->cfg_base;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
/*printk(KERN_WARNING "%s(): probing: 0x%02x for: 0x%02x\n", __func__, cfg_base, address->type);*/
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (address->type & SMSCSIO_TYPE_FDC) {
|
2005-04-17 05:20:36 +07:00
|
|
|
type = "FDC";
|
2005-09-07 05:19:19 +07:00
|
|
|
if (address->type & SMSCSIO_TYPE_FLAT)
|
|
|
|
if (!smsc_superio_flat(fdc_chips_flat, cfg_base, type))
|
|
|
|
found++;
|
|
|
|
|
|
|
|
if (address->type & SMSCSIO_TYPE_PAGED)
|
|
|
|
if (!smsc_superio_paged(fdc_chips_paged, cfg_base, type))
|
|
|
|
found++;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
2005-09-07 05:19:19 +07:00
|
|
|
if (address->type & SMSCSIO_TYPE_LPC) {
|
2005-04-17 05:20:36 +07:00
|
|
|
type = "LPC";
|
2005-09-07 05:19:19 +07:00
|
|
|
if (address->type & SMSCSIO_TYPE_FLAT)
|
|
|
|
if (!smsc_superio_flat(lpc_chips_flat, cfg_base, type))
|
|
|
|
found++;
|
|
|
|
|
|
|
|
if (address->type & SMSCSIO_TYPE_PAGED)
|
|
|
|
if (!smsc_superio_paged(lpc_chips_paged, cfg_base, type))
|
|
|
|
found++;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
address++;
|
|
|
|
}
|
|
|
|
return found;
|
2005-09-07 05:19:17 +07:00
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_superio_flat (chip, base, type)
|
|
|
|
*
|
|
|
|
* Try to get configuration of a smc SuperIO chip with flat register model
|
|
|
|
*
|
|
|
|
*/
|
2005-09-07 05:19:20 +07:00
|
|
|
static int __init smsc_superio_flat(const struct smsc_chip *chips, unsigned short cfgbase, char *type)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
unsigned short firbase, sirbase;
|
|
|
|
u8 mode, dma, irq;
|
|
|
|
int ret = -ENODEV;
|
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (smsc_ircc_probe(cfgbase, SMSCSIOFLAT_DEVICEID_REG, chips, type) == NULL)
|
2005-04-17 05:20:36 +07:00
|
|
|
return ret;
|
|
|
|
|
|
|
|
outb(SMSCSIOFLAT_UARTMODE0C_REG, cfgbase);
|
2005-09-07 05:19:19 +07:00
|
|
|
mode = inb(cfgbase + 1);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
/*printk(KERN_WARNING "%s(): mode: 0x%02x\n", __func__, mode);*/
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (!(mode & SMSCSIOFLAT_UART2MODE_VAL_IRDA))
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_WARNING("%s(): IrDA not enabled\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
outb(SMSCSIOFLAT_UART2BASEADDR_REG, cfgbase);
|
2005-09-07 05:19:19 +07:00
|
|
|
sirbase = inb(cfgbase + 1) << 2;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:17 +07:00
|
|
|
/* FIR iobase */
|
2005-04-17 05:20:36 +07:00
|
|
|
outb(SMSCSIOFLAT_FIRBASEADDR_REG, cfgbase);
|
2005-09-07 05:19:19 +07:00
|
|
|
firbase = inb(cfgbase + 1) << 3;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* DMA */
|
|
|
|
outb(SMSCSIOFLAT_FIRDMASELECT_REG, cfgbase);
|
2005-09-07 05:19:19 +07:00
|
|
|
dma = inb(cfgbase + 1) & SMSCSIOFLAT_FIRDMASELECT_MASK;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* IRQ */
|
|
|
|
outb(SMSCSIOFLAT_UARTIRQSELECT_REG, cfgbase);
|
2005-09-07 05:19:19 +07:00
|
|
|
irq = inb(cfgbase + 1) & SMSCSIOFLAT_UART2IRQSELECT_MASK;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_MESSAGE("%s(): fir: 0x%02x, sir: 0x%02x, dma: %02d, irq: %d, mode: 0x%02x\n", __func__, firbase, sirbase, dma, irq, mode);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (firbase && smsc_ircc_open(firbase, sirbase, dma, irq) == 0)
|
|
|
|
ret = 0;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Exit configuration */
|
|
|
|
outb(SMSCSIO_CFGEXITKEY, cfgbase);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_superio_paged (chip, base, type)
|
|
|
|
*
|
|
|
|
* Try to get configuration of a smc SuperIO chip with paged register model
|
|
|
|
*
|
|
|
|
*/
|
2005-09-07 05:19:20 +07:00
|
|
|
static int __init smsc_superio_paged(const struct smsc_chip *chips, unsigned short cfg_base, char *type)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
unsigned short fir_io, sir_io;
|
|
|
|
int ret = -ENODEV;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (smsc_ircc_probe(cfg_base, 0x20, chips, type) == NULL)
|
2005-04-17 05:20:36 +07:00
|
|
|
return ret;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Select logical device (UART2) */
|
|
|
|
outb(0x07, cfg_base);
|
|
|
|
outb(0x05, cfg_base + 1);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* SIR iobase */
|
|
|
|
outb(0x60, cfg_base);
|
2005-09-07 05:19:19 +07:00
|
|
|
sir_io = inb(cfg_base + 1) << 8;
|
2005-04-17 05:20:36 +07:00
|
|
|
outb(0x61, cfg_base);
|
|
|
|
sir_io |= inb(cfg_base + 1);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Read FIR base */
|
|
|
|
outb(0x62, cfg_base);
|
|
|
|
fir_io = inb(cfg_base + 1) << 8;
|
|
|
|
outb(0x63, cfg_base);
|
|
|
|
fir_io |= inb(cfg_base + 1);
|
|
|
|
outb(0x2b, cfg_base); /* ??? */
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (fir_io && smsc_ircc_open(fir_io, sir_io, ircc_dma, ircc_irq) == 0)
|
|
|
|
ret = 0;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Exit configuration */
|
|
|
|
outb(SMSCSIO_CFGEXITKEY, cfg_base);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-06-01 09:27:48 +07:00
|
|
|
static int __init smsc_access(unsigned short cfg_base, unsigned char reg)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
outb(reg, cfg_base);
|
2005-09-07 05:19:19 +07:00
|
|
|
return inb(cfg_base) != reg ? -1 : 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2011-06-01 09:27:48 +07:00
|
|
|
static const struct smsc_chip * __init smsc_ircc_probe(unsigned short cfg_base, u8 reg, const struct smsc_chip *chip, char *type)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2005-09-07 05:19:19 +07:00
|
|
|
u8 devid, xdevid, rev;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_DEBUG(1, "%s\n", __func__);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Leave configuration */
|
|
|
|
|
|
|
|
outb(SMSCSIO_CFGEXITKEY, cfg_base);
|
|
|
|
|
|
|
|
if (inb(cfg_base) == SMSCSIO_CFGEXITKEY) /* not a smc superio chip */
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
outb(reg, cfg_base);
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
xdevid = inb(cfg_base + 1);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Enter configuration */
|
|
|
|
|
|
|
|
outb(SMSCSIO_CFGACCESSKEY, cfg_base);
|
|
|
|
|
|
|
|
#if 0
|
|
|
|
if (smsc_access(cfg_base,0x55)) /* send second key and check */
|
|
|
|
return NULL;
|
|
|
|
#endif
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* probe device ID */
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (smsc_access(cfg_base, reg))
|
2005-04-17 05:20:36 +07:00
|
|
|
return NULL;
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
devid = inb(cfg_base + 1);
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (devid == 0 || devid == 0xff) /* typical values for unused port */
|
2005-04-17 05:20:36 +07:00
|
|
|
return NULL;
|
|
|
|
|
|
|
|
/* probe revision ID */
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (smsc_access(cfg_base, reg + 1))
|
2005-04-17 05:20:36 +07:00
|
|
|
return NULL;
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
rev = inb(cfg_base + 1);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (rev >= 128) /* i think this will make no sense */
|
2005-04-17 05:20:36 +07:00
|
|
|
return NULL;
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (devid == xdevid) /* protection against false positives */
|
2005-04-17 05:20:36 +07:00
|
|
|
return NULL;
|
|
|
|
|
|
|
|
/* Check for expected device ID; are there others? */
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
while (chip->devid != devid) {
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
chip++;
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (chip->name == NULL)
|
2005-04-17 05:20:36 +07:00
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
IRDA_MESSAGE("found SMC SuperIO Chip (devid=0x%02x rev=%02X base=0x%04x): %s%s\n",
|
|
|
|
devid, rev, cfg_base, type, chip->name);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (chip->rev > rev) {
|
2005-09-07 05:19:17 +07:00
|
|
|
IRDA_MESSAGE("Revision higher than expected\n");
|
2005-04-17 05:20:36 +07:00
|
|
|
return NULL;
|
|
|
|
}
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
if (chip->flags & NoIRDA)
|
2005-04-17 05:20:36 +07:00
|
|
|
IRDA_MESSAGE("chipset does not support IRDA\n");
|
|
|
|
|
|
|
|
return chip;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init smsc_superio_fdc(unsigned short cfg_base)
|
|
|
|
{
|
|
|
|
int ret = -1;
|
|
|
|
|
|
|
|
if (!request_region(cfg_base, 2, driver_name)) {
|
|
|
|
IRDA_WARNING("%s: can't get cfg_base of 0x%03x\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, cfg_base);
|
2005-04-17 05:20:36 +07:00
|
|
|
} else {
|
2005-09-07 05:19:19 +07:00
|
|
|
if (!smsc_superio_flat(fdc_chips_flat, cfg_base, "FDC") ||
|
|
|
|
!smsc_superio_paged(fdc_chips_paged, cfg_base, "FDC"))
|
2005-04-17 05:20:36 +07:00
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
release_region(cfg_base, 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init smsc_superio_lpc(unsigned short cfg_base)
|
|
|
|
{
|
|
|
|
int ret = -1;
|
|
|
|
|
|
|
|
if (!request_region(cfg_base, 2, driver_name)) {
|
|
|
|
IRDA_WARNING("%s: can't get cfg_base of 0x%03x\n",
|
2008-07-31 07:20:18 +07:00
|
|
|
__func__, cfg_base);
|
2005-04-17 05:20:36 +07:00
|
|
|
} else {
|
2005-09-07 05:19:19 +07:00
|
|
|
if (!smsc_superio_flat(lpc_chips_flat, cfg_base, "LPC") ||
|
|
|
|
!smsc_superio_paged(lpc_chips_paged, cfg_base, "LPC"))
|
2005-04-17 05:20:36 +07:00
|
|
|
ret = 0;
|
2005-09-07 05:19:19 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
release_region(cfg_base, 2);
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2006-04-06 12:33:59 +07:00
|
|
|
/*
|
|
|
|
* Look for some specific subsystem setups that need
|
|
|
|
* pre-configuration not properly done by the BIOS (especially laptops)
|
|
|
|
* This code is based in part on smcinit.c, tosh1800-smcinit.c
|
|
|
|
* and tosh2450-smcinit.c. The table lists the device entries
|
2006-04-15 06:03:33 +07:00
|
|
|
* for ISA bridges with an LPC (Low Pin Count) controller which
|
|
|
|
* handles the communication with the SMSC device. After the LPC
|
|
|
|
* controller is initialized through PCI, the SMSC device is initialized
|
|
|
|
* through a dedicated port in the ISA port-mapped I/O area, this latter
|
|
|
|
* area is used to configure the SMSC device with default
|
|
|
|
* SIR and FIR I/O ports, DMA and IRQ. Different vendors have
|
|
|
|
* used different sets of parameters and different control port
|
|
|
|
* addresses making a subsystem device table necessary.
|
2006-04-06 12:33:59 +07:00
|
|
|
*/
|
|
|
|
#ifdef CONFIG_PCI
|
2011-06-01 09:27:48 +07:00
|
|
|
static struct smsc_ircc_subsystem_configuration subsystem_configurations[] __initdata = {
|
2006-09-28 12:49:23 +07:00
|
|
|
/*
|
|
|
|
* Subsystems needing entries:
|
|
|
|
* 0x10b9:0x1533 0x103c:0x0850 HP nx9010 family
|
|
|
|
* 0x10b9:0x1533 0x0e11:0x005a Compaq nc4000 family
|
|
|
|
* 0x8086:0x24cc 0x0e11:0x002a HP nx9000 family
|
|
|
|
*/
|
|
|
|
{
|
|
|
|
/* Guessed entry */
|
2011-08-03 13:42:42 +07:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801DBM LPC bridge */
|
2006-09-28 12:49:23 +07:00
|
|
|
.device = 0x24cc,
|
|
|
|
.subvendor = 0x103c,
|
|
|
|
.subdevice = 0x08bc,
|
|
|
|
.sir_io = 0x02f8,
|
|
|
|
.fir_io = 0x0130,
|
|
|
|
.fir_irq = 0x05,
|
|
|
|
.fir_dma = 0x03,
|
|
|
|
.cfg_base = 0x004e,
|
|
|
|
.preconfigure = preconfigure_through_82801,
|
|
|
|
.name = "HP nx5000 family",
|
|
|
|
},
|
2006-04-06 12:33:59 +07:00
|
|
|
{
|
2011-08-03 13:42:42 +07:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801DBM LPC bridge */
|
2006-04-06 12:33:59 +07:00
|
|
|
.device = 0x24cc,
|
|
|
|
.subvendor = 0x103c,
|
|
|
|
.subdevice = 0x088c,
|
2006-04-15 06:03:33 +07:00
|
|
|
/* Quite certain these are the same for nc8000 as for nc6000 */
|
|
|
|
.sir_io = 0x02f8,
|
2006-04-06 12:33:59 +07:00
|
|
|
.fir_io = 0x0130,
|
2006-04-15 06:03:33 +07:00
|
|
|
.fir_irq = 0x05,
|
2006-04-06 12:33:59 +07:00
|
|
|
.fir_dma = 0x03,
|
|
|
|
.cfg_base = 0x004e,
|
|
|
|
.preconfigure = preconfigure_through_82801,
|
2006-09-28 12:49:23 +07:00
|
|
|
.name = "HP nc8000 family",
|
2006-04-06 12:33:59 +07:00
|
|
|
},
|
|
|
|
{
|
2011-08-03 13:42:42 +07:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801DBM LPC bridge */
|
2006-04-06 12:33:59 +07:00
|
|
|
.device = 0x24cc,
|
|
|
|
.subvendor = 0x103c,
|
|
|
|
.subdevice = 0x0890,
|
|
|
|
.sir_io = 0x02f8,
|
|
|
|
.fir_io = 0x0130,
|
2006-04-15 06:03:33 +07:00
|
|
|
.fir_irq = 0x05,
|
2006-04-06 12:33:59 +07:00
|
|
|
.fir_dma = 0x03,
|
|
|
|
.cfg_base = 0x004e,
|
|
|
|
.preconfigure = preconfigure_through_82801,
|
2006-09-28 12:49:23 +07:00
|
|
|
.name = "HP nc6000 family",
|
|
|
|
},
|
|
|
|
{
|
2011-08-03 13:42:42 +07:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801DBM LPC bridge */
|
2006-09-28 12:49:23 +07:00
|
|
|
.device = 0x24cc,
|
|
|
|
.subvendor = 0x0e11,
|
|
|
|
.subdevice = 0x0860,
|
|
|
|
/* I assume these are the same for x1000 as for the others */
|
|
|
|
.sir_io = 0x02e8,
|
|
|
|
.fir_io = 0x02f8,
|
|
|
|
.fir_irq = 0x07,
|
|
|
|
.fir_dma = 0x03,
|
|
|
|
.cfg_base = 0x002e,
|
|
|
|
.preconfigure = preconfigure_through_82801,
|
|
|
|
.name = "Compaq x1000 family",
|
2006-04-06 12:33:59 +07:00
|
|
|
},
|
|
|
|
{
|
2006-04-15 06:03:33 +07:00
|
|
|
/* Intel 82801DB/DBL (ICH4/ICH4-L) LPC Interface Bridge */
|
2011-08-03 13:42:42 +07:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL,
|
2006-04-06 12:33:59 +07:00
|
|
|
.device = 0x24c0,
|
|
|
|
.subvendor = 0x1179,
|
2006-04-15 06:03:33 +07:00
|
|
|
.subdevice = 0xffff, /* 0xffff is "any" */
|
2006-04-06 12:33:59 +07:00
|
|
|
.sir_io = 0x03f8,
|
|
|
|
.fir_io = 0x0130,
|
|
|
|
.fir_irq = 0x07,
|
|
|
|
.fir_dma = 0x01,
|
|
|
|
.cfg_base = 0x002e,
|
|
|
|
.preconfigure = preconfigure_through_82801,
|
2006-04-15 06:03:33 +07:00
|
|
|
.name = "Toshiba laptop with Intel 82801DB/DBL LPC bridge",
|
2006-04-06 12:33:59 +07:00
|
|
|
},
|
|
|
|
{
|
2011-08-03 13:42:42 +07:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL, /* Intel 82801CAM ISA bridge */
|
2006-04-15 06:03:33 +07:00
|
|
|
.device = 0x248c,
|
2006-04-06 12:33:59 +07:00
|
|
|
.subvendor = 0x1179,
|
2006-04-15 06:03:33 +07:00
|
|
|
.subdevice = 0xffff, /* 0xffff is "any" */
|
2006-04-06 12:33:59 +07:00
|
|
|
.sir_io = 0x03f8,
|
|
|
|
.fir_io = 0x0130,
|
|
|
|
.fir_irq = 0x03,
|
|
|
|
.fir_dma = 0x03,
|
|
|
|
.cfg_base = 0x002e,
|
|
|
|
.preconfigure = preconfigure_through_82801,
|
2006-04-15 06:03:33 +07:00
|
|
|
.name = "Toshiba laptop with Intel 82801CAM ISA bridge",
|
2006-04-06 12:33:59 +07:00
|
|
|
},
|
|
|
|
{
|
2006-04-15 06:03:33 +07:00
|
|
|
/* 82801DBM (ICH4-M) LPC Interface Bridge */
|
2011-08-03 13:42:42 +07:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL,
|
2006-04-15 06:03:33 +07:00
|
|
|
.device = 0x24cc,
|
|
|
|
.subvendor = 0x1179,
|
|
|
|
.subdevice = 0xffff, /* 0xffff is "any" */
|
|
|
|
.sir_io = 0x03f8,
|
|
|
|
.fir_io = 0x0130,
|
|
|
|
.fir_irq = 0x03,
|
|
|
|
.fir_dma = 0x03,
|
|
|
|
.cfg_base = 0x002e,
|
|
|
|
.preconfigure = preconfigure_through_82801,
|
|
|
|
.name = "Toshiba laptop with Intel 8281DBM LPC bridge",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
/* ALi M1533/M1535 PCI to ISA Bridge [Aladdin IV/V/V+] */
|
2011-08-03 13:42:42 +07:00
|
|
|
.vendor = PCI_VENDOR_ID_AL,
|
2006-04-06 12:33:59 +07:00
|
|
|
.device = 0x1533,
|
|
|
|
.subvendor = 0x1179,
|
2006-04-15 06:03:33 +07:00
|
|
|
.subdevice = 0xffff, /* 0xffff is "any" */
|
2006-04-06 12:33:59 +07:00
|
|
|
.sir_io = 0x02e8,
|
|
|
|
.fir_io = 0x02f8,
|
|
|
|
.fir_irq = 0x07,
|
|
|
|
.fir_dma = 0x03,
|
|
|
|
.cfg_base = 0x002e,
|
|
|
|
.preconfigure = preconfigure_through_ali,
|
2006-04-15 06:03:33 +07:00
|
|
|
.name = "Toshiba laptop with ALi ISA bridge",
|
2006-04-06 12:33:59 +07:00
|
|
|
},
|
|
|
|
{ } // Terminator
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
2006-04-15 06:03:33 +07:00
|
|
|
* This sets up the basic SMSC parameters
|
|
|
|
* (FIR port, SIR port, FIR DMA, FIR IRQ)
|
2006-04-06 12:33:59 +07:00
|
|
|
* through the chip configuration port.
|
|
|
|
*/
|
2011-06-01 09:27:48 +07:00
|
|
|
static int __init preconfigure_smsc_chip(struct
|
2006-04-15 06:03:33 +07:00
|
|
|
smsc_ircc_subsystem_configuration
|
|
|
|
*conf)
|
2006-04-06 12:33:59 +07:00
|
|
|
{
|
|
|
|
unsigned short iobase = conf->cfg_base;
|
|
|
|
unsigned char tmpbyte;
|
|
|
|
|
|
|
|
outb(LPC47N227_CFGACCESSKEY, iobase); // enter configuration state
|
|
|
|
outb(SMSCSIOFLAT_DEVICEID_REG, iobase); // set for device ID
|
|
|
|
tmpbyte = inb(iobase +1); // Read device ID
|
2006-04-15 06:03:33 +07:00
|
|
|
IRDA_DEBUG(0,
|
|
|
|
"Detected Chip id: 0x%02x, setting up registers...\n",
|
|
|
|
tmpbyte);
|
2006-04-06 12:33:59 +07:00
|
|
|
|
|
|
|
/* Disable UART1 and set up SIR I/O port */
|
|
|
|
outb(0x24, iobase); // select CR24 - UART1 base addr
|
|
|
|
outb(0x00, iobase + 1); // disable UART1
|
|
|
|
outb(SMSCSIOFLAT_UART2BASEADDR_REG, iobase); // select CR25 - UART2 base addr
|
|
|
|
outb( (conf->sir_io >> 2), iobase + 1); // bits 2-9 of 0x3f8
|
|
|
|
tmpbyte = inb(iobase + 1);
|
|
|
|
if (tmpbyte != (conf->sir_io >> 2) ) {
|
|
|
|
IRDA_WARNING("ERROR: could not configure SIR ioport.\n");
|
2006-04-15 06:03:33 +07:00
|
|
|
IRDA_WARNING("Try to supply ircc_cfg argument.\n");
|
2006-04-06 12:33:59 +07:00
|
|
|
return -ENXIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set up FIR IRQ channel for UART2 */
|
|
|
|
outb(SMSCSIOFLAT_UARTIRQSELECT_REG, iobase); // select CR28 - UART1,2 IRQ select
|
|
|
|
tmpbyte = inb(iobase + 1);
|
|
|
|
tmpbyte &= SMSCSIOFLAT_UART1IRQSELECT_MASK; // Do not touch the UART1 portion
|
|
|
|
tmpbyte |= (conf->fir_irq & SMSCSIOFLAT_UART2IRQSELECT_MASK);
|
|
|
|
outb(tmpbyte, iobase + 1);
|
|
|
|
tmpbyte = inb(iobase + 1) & SMSCSIOFLAT_UART2IRQSELECT_MASK;
|
|
|
|
if (tmpbyte != conf->fir_irq) {
|
|
|
|
IRDA_WARNING("ERROR: could not configure FIR IRQ channel.\n");
|
|
|
|
return -ENXIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set up FIR I/O port */
|
|
|
|
outb(SMSCSIOFLAT_FIRBASEADDR_REG, iobase); // CR2B - SCE (FIR) base addr
|
|
|
|
outb((conf->fir_io >> 3), iobase + 1);
|
|
|
|
tmpbyte = inb(iobase + 1);
|
|
|
|
if (tmpbyte != (conf->fir_io >> 3) ) {
|
|
|
|
IRDA_WARNING("ERROR: could not configure FIR I/O port.\n");
|
|
|
|
return -ENXIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set up FIR DMA channel */
|
|
|
|
outb(SMSCSIOFLAT_FIRDMASELECT_REG, iobase); // CR2C - SCE (FIR) DMA select
|
|
|
|
outb((conf->fir_dma & LPC47N227_FIRDMASELECT_MASK), iobase + 1); // DMA
|
|
|
|
tmpbyte = inb(iobase + 1) & LPC47N227_FIRDMASELECT_MASK;
|
|
|
|
if (tmpbyte != (conf->fir_dma & LPC47N227_FIRDMASELECT_MASK)) {
|
|
|
|
IRDA_WARNING("ERROR: could not configure FIR DMA channel.\n");
|
|
|
|
return -ENXIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
outb(SMSCSIOFLAT_UARTMODE0C_REG, iobase); // CR0C - UART mode
|
|
|
|
tmpbyte = inb(iobase + 1);
|
2006-04-15 06:03:33 +07:00
|
|
|
tmpbyte &= ~SMSCSIOFLAT_UART2MODE_MASK |
|
|
|
|
SMSCSIOFLAT_UART2MODE_VAL_IRDA;
|
2006-04-06 12:33:59 +07:00
|
|
|
outb(tmpbyte, iobase + 1); // enable IrDA (HPSIR) mode, high speed
|
|
|
|
|
|
|
|
outb(LPC47N227_APMBOOTDRIVE_REG, iobase); // CR07 - Auto Pwr Mgt/boot drive sel
|
|
|
|
tmpbyte = inb(iobase + 1);
|
|
|
|
outb(tmpbyte | LPC47N227_UART2AUTOPWRDOWN_MASK, iobase + 1); // enable UART2 autopower down
|
|
|
|
|
|
|
|
/* This one was not part of tosh1800 */
|
|
|
|
outb(0x0a, iobase); // CR0a - ecp fifo / ir mux
|
|
|
|
tmpbyte = inb(iobase + 1);
|
|
|
|
outb(tmpbyte | 0x40, iobase + 1); // send active device to ir port
|
|
|
|
|
|
|
|
outb(LPC47N227_UART12POWER_REG, iobase); // CR02 - UART 1,2 power
|
|
|
|
tmpbyte = inb(iobase + 1);
|
|
|
|
outb(tmpbyte | LPC47N227_UART2POWERDOWN_MASK, iobase + 1); // UART2 power up mode, UART1 power down
|
|
|
|
|
|
|
|
outb(LPC47N227_FDCPOWERVALIDCONF_REG, iobase); // CR00 - FDC Power/valid config cycle
|
|
|
|
tmpbyte = inb(iobase + 1);
|
|
|
|
outb(tmpbyte | LPC47N227_VALID_MASK, iobase + 1); // valid config cycle done
|
|
|
|
|
|
|
|
outb(LPC47N227_CFGEXITKEY, iobase); // Exit configuration
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-04-15 06:03:33 +07:00
|
|
|
/* 82801CAM generic registers */
|
2006-04-06 12:33:59 +07:00
|
|
|
#define VID 0x00
|
|
|
|
#define DID 0x02
|
2006-04-15 06:03:33 +07:00
|
|
|
#define PIRQ_A_D_ROUT 0x60
|
|
|
|
#define SIRQ_CNTL 0x64
|
|
|
|
#define PIRQ_E_H_ROUT 0x68
|
2006-04-06 12:33:59 +07:00
|
|
|
#define PCI_DMA_C 0x90
|
2006-04-15 06:03:33 +07:00
|
|
|
/* LPC-specific registers */
|
2006-04-06 12:33:59 +07:00
|
|
|
#define COM_DEC 0xe0
|
2006-04-15 06:03:33 +07:00
|
|
|
#define GEN1_DEC 0xe4
|
2006-04-06 12:33:59 +07:00
|
|
|
#define LPC_EN 0xe6
|
|
|
|
#define GEN2_DEC 0xec
|
|
|
|
/*
|
2006-04-15 06:03:33 +07:00
|
|
|
* Sets up the I/O range using the 82801CAM ISA bridge, 82801DBM LPC bridge
|
|
|
|
* or Intel 82801DB/DBL (ICH4/ICH4-L) LPC Interface Bridge.
|
|
|
|
* They all work the same way!
|
2006-04-06 12:33:59 +07:00
|
|
|
*/
|
2011-06-01 09:27:48 +07:00
|
|
|
static int __init preconfigure_through_82801(struct pci_dev *dev,
|
2006-04-15 06:03:33 +07:00
|
|
|
struct
|
|
|
|
smsc_ircc_subsystem_configuration
|
|
|
|
*conf)
|
2006-04-06 12:33:59 +07:00
|
|
|
{
|
|
|
|
unsigned short tmpword;
|
2006-04-15 06:03:33 +07:00
|
|
|
unsigned char tmpbyte;
|
2006-04-06 12:33:59 +07:00
|
|
|
|
2006-04-15 06:03:33 +07:00
|
|
|
IRDA_MESSAGE("Setting up Intel 82801 controller and SMSC device\n");
|
|
|
|
/*
|
|
|
|
* Select the range for the COMA COM port (SIR)
|
|
|
|
* Register COM_DEC:
|
|
|
|
* Bit 7: reserved
|
|
|
|
* Bit 6-4, COMB decode range
|
|
|
|
* Bit 3: reserved
|
|
|
|
* Bit 2-0, COMA decode range
|
|
|
|
*
|
|
|
|
* Decode ranges:
|
|
|
|
* 000 = 0x3f8-0x3ff (COM1)
|
|
|
|
* 001 = 0x2f8-0x2ff (COM2)
|
|
|
|
* 010 = 0x220-0x227
|
|
|
|
* 011 = 0x228-0x22f
|
|
|
|
* 100 = 0x238-0x23f
|
|
|
|
* 101 = 0x2e8-0x2ef (COM4)
|
|
|
|
* 110 = 0x338-0x33f
|
|
|
|
* 111 = 0x3e8-0x3ef (COM3)
|
|
|
|
*/
|
|
|
|
pci_read_config_byte(dev, COM_DEC, &tmpbyte);
|
|
|
|
tmpbyte &= 0xf8; /* mask COMA bits */
|
|
|
|
switch(conf->sir_io) {
|
|
|
|
case 0x3f8:
|
|
|
|
tmpbyte |= 0x00;
|
|
|
|
break;
|
|
|
|
case 0x2f8:
|
|
|
|
tmpbyte |= 0x01;
|
|
|
|
break;
|
|
|
|
case 0x220:
|
|
|
|
tmpbyte |= 0x02;
|
|
|
|
break;
|
|
|
|
case 0x228:
|
|
|
|
tmpbyte |= 0x03;
|
|
|
|
break;
|
|
|
|
case 0x238:
|
|
|
|
tmpbyte |= 0x04;
|
|
|
|
break;
|
|
|
|
case 0x2e8:
|
|
|
|
tmpbyte |= 0x05;
|
|
|
|
break;
|
|
|
|
case 0x338:
|
|
|
|
tmpbyte |= 0x06;
|
|
|
|
break;
|
|
|
|
case 0x3e8:
|
|
|
|
tmpbyte |= 0x07;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
tmpbyte |= 0x01; /* COM2 default */
|
|
|
|
}
|
|
|
|
IRDA_DEBUG(1, "COM_DEC (write): 0x%02x\n", tmpbyte);
|
|
|
|
pci_write_config_byte(dev, COM_DEC, tmpbyte);
|
2006-04-06 12:33:59 +07:00
|
|
|
|
2006-04-15 06:03:33 +07:00
|
|
|
/* Enable Low Pin Count interface */
|
|
|
|
pci_read_config_word(dev, LPC_EN, &tmpword);
|
|
|
|
/* These seem to be set up at all times,
|
|
|
|
* just make sure it is properly set.
|
|
|
|
*/
|
|
|
|
switch(conf->cfg_base) {
|
|
|
|
case 0x04e:
|
|
|
|
tmpword |= 0x2000;
|
|
|
|
break;
|
|
|
|
case 0x02e:
|
|
|
|
tmpword |= 0x1000;
|
|
|
|
break;
|
|
|
|
case 0x062:
|
|
|
|
tmpword |= 0x0800;
|
|
|
|
break;
|
|
|
|
case 0x060:
|
|
|
|
tmpword |= 0x0400;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
IRDA_WARNING("Uncommon I/O base address: 0x%04x\n",
|
|
|
|
conf->cfg_base);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
tmpword &= 0xfffd; /* disable LPC COMB */
|
|
|
|
tmpword |= 0x0001; /* set bit 0 : enable LPC COMA addr range (GEN2) */
|
|
|
|
IRDA_DEBUG(1, "LPC_EN (write): 0x%04x\n", tmpword);
|
2006-04-06 12:33:59 +07:00
|
|
|
pci_write_config_word(dev, LPC_EN, tmpword);
|
|
|
|
|
2006-04-15 06:03:33 +07:00
|
|
|
/*
|
|
|
|
* Configure LPC DMA channel
|
|
|
|
* PCI_DMA_C bits:
|
|
|
|
* Bit 15-14: DMA channel 7 select
|
|
|
|
* Bit 13-12: DMA channel 6 select
|
|
|
|
* Bit 11-10: DMA channel 5 select
|
|
|
|
* Bit 9-8: Reserved
|
|
|
|
* Bit 7-6: DMA channel 3 select
|
|
|
|
* Bit 5-4: DMA channel 2 select
|
|
|
|
* Bit 3-2: DMA channel 1 select
|
|
|
|
* Bit 1-0: DMA channel 0 select
|
|
|
|
* 00 = Reserved value
|
|
|
|
* 01 = PC/PCI DMA
|
|
|
|
* 10 = Reserved value
|
|
|
|
* 11 = LPC I/F DMA
|
|
|
|
*/
|
|
|
|
pci_read_config_word(dev, PCI_DMA_C, &tmpword);
|
|
|
|
switch(conf->fir_dma) {
|
|
|
|
case 0x07:
|
|
|
|
tmpword |= 0xc000;
|
|
|
|
break;
|
|
|
|
case 0x06:
|
|
|
|
tmpword |= 0x3000;
|
|
|
|
break;
|
|
|
|
case 0x05:
|
|
|
|
tmpword |= 0x0c00;
|
|
|
|
break;
|
|
|
|
case 0x03:
|
|
|
|
tmpword |= 0x00c0;
|
|
|
|
break;
|
|
|
|
case 0x02:
|
|
|
|
tmpword |= 0x0030;
|
|
|
|
break;
|
|
|
|
case 0x01:
|
|
|
|
tmpword |= 0x000c;
|
|
|
|
break;
|
|
|
|
case 0x00:
|
|
|
|
tmpword |= 0x0003;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break; /* do not change settings */
|
|
|
|
}
|
|
|
|
IRDA_DEBUG(1, "PCI_DMA_C (write): 0x%04x\n", tmpword);
|
|
|
|
pci_write_config_word(dev, PCI_DMA_C, tmpword);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* GEN2_DEC bits:
|
|
|
|
* Bit 15-4: Generic I/O range
|
|
|
|
* Bit 3-1: reserved (read as 0)
|
|
|
|
* Bit 0: enable GEN2 range on LPC I/F
|
|
|
|
*/
|
|
|
|
tmpword = conf->fir_io & 0xfff8;
|
|
|
|
tmpword |= 0x0001;
|
|
|
|
IRDA_DEBUG(1, "GEN2_DEC (write): 0x%04x\n", tmpword);
|
|
|
|
pci_write_config_word(dev, GEN2_DEC, tmpword);
|
2006-04-06 12:33:59 +07:00
|
|
|
|
|
|
|
/* Pre-configure chip */
|
2006-04-15 06:03:33 +07:00
|
|
|
return preconfigure_smsc_chip(conf);
|
|
|
|
}
|
2006-04-06 12:33:59 +07:00
|
|
|
|
2006-04-15 06:03:33 +07:00
|
|
|
/*
|
|
|
|
* Pre-configure a certain port on the ALi 1533 bridge.
|
|
|
|
* This is based on reverse-engineering since ALi does not
|
|
|
|
* provide any data sheet for the 1533 chip.
|
|
|
|
*/
|
2011-06-01 09:27:48 +07:00
|
|
|
static void __init preconfigure_ali_port(struct pci_dev *dev,
|
2006-04-15 06:03:33 +07:00
|
|
|
unsigned short port)
|
|
|
|
{
|
|
|
|
unsigned char reg;
|
|
|
|
/* These bits obviously control the different ports */
|
|
|
|
unsigned char mask;
|
|
|
|
unsigned char tmpbyte;
|
|
|
|
|
|
|
|
switch(port) {
|
|
|
|
case 0x0130:
|
|
|
|
case 0x0178:
|
|
|
|
reg = 0xb0;
|
|
|
|
mask = 0x80;
|
|
|
|
break;
|
|
|
|
case 0x03f8:
|
|
|
|
reg = 0xb4;
|
|
|
|
mask = 0x80;
|
|
|
|
break;
|
|
|
|
case 0x02f8:
|
|
|
|
reg = 0xb4;
|
|
|
|
mask = 0x30;
|
|
|
|
break;
|
|
|
|
case 0x02e8:
|
|
|
|
reg = 0xb4;
|
|
|
|
mask = 0x08;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
IRDA_ERROR("Failed to configure unsupported port on ALi 1533 bridge: 0x%04x\n", port);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
pci_read_config_byte(dev, reg, &tmpbyte);
|
|
|
|
/* Turn on the right bits */
|
|
|
|
tmpbyte |= mask;
|
|
|
|
pci_write_config_byte(dev, reg, tmpbyte);
|
|
|
|
IRDA_MESSAGE("Activated ALi 1533 ISA bridge port 0x%04x.\n", port);
|
2006-04-06 12:33:59 +07:00
|
|
|
}
|
|
|
|
|
2011-06-01 09:27:48 +07:00
|
|
|
static int __init preconfigure_through_ali(struct pci_dev *dev,
|
2006-04-15 06:03:33 +07:00
|
|
|
struct
|
|
|
|
smsc_ircc_subsystem_configuration
|
|
|
|
*conf)
|
2006-04-06 12:33:59 +07:00
|
|
|
{
|
2006-04-15 06:03:33 +07:00
|
|
|
/* Configure the two ports on the ALi 1533 */
|
|
|
|
preconfigure_ali_port(dev, conf->sir_io);
|
|
|
|
preconfigure_ali_port(dev, conf->fir_io);
|
|
|
|
|
|
|
|
/* Pre-configure chip */
|
|
|
|
return preconfigure_smsc_chip(conf);
|
2006-04-06 12:33:59 +07:00
|
|
|
}
|
|
|
|
|
2011-06-01 09:27:48 +07:00
|
|
|
static int __init smsc_ircc_preconfigure_subsystems(unsigned short ircc_cfg,
|
2006-04-06 12:33:59 +07:00
|
|
|
unsigned short ircc_fir,
|
|
|
|
unsigned short ircc_sir,
|
|
|
|
unsigned char ircc_dma,
|
|
|
|
unsigned char ircc_irq)
|
|
|
|
{
|
|
|
|
struct pci_dev *dev = NULL;
|
|
|
|
unsigned short ss_vendor = 0x0000;
|
|
|
|
unsigned short ss_device = 0x0000;
|
|
|
|
int ret = 0;
|
|
|
|
|
2010-07-03 13:04:15 +07:00
|
|
|
for_each_pci_dev(dev) {
|
2011-06-01 09:27:48 +07:00
|
|
|
struct smsc_ircc_subsystem_configuration *conf;
|
2006-04-06 12:33:59 +07:00
|
|
|
|
|
|
|
/*
|
2006-04-15 06:03:33 +07:00
|
|
|
* Cache the subsystem vendor/device:
|
|
|
|
* some manufacturers fail to set this for all components,
|
|
|
|
* so we save it in case there is just 0x0000 0x0000 on the
|
|
|
|
* device we want to check.
|
2006-04-06 12:33:59 +07:00
|
|
|
*/
|
|
|
|
if (dev->subsystem_vendor != 0x0000U) {
|
|
|
|
ss_vendor = dev->subsystem_vendor;
|
|
|
|
ss_device = dev->subsystem_device;
|
|
|
|
}
|
|
|
|
conf = subsystem_configurations;
|
|
|
|
for( ; conf->subvendor; conf++) {
|
|
|
|
if(conf->vendor == dev->vendor &&
|
|
|
|
conf->device == dev->device &&
|
2006-04-15 06:03:33 +07:00
|
|
|
conf->subvendor == ss_vendor &&
|
|
|
|
/* Sometimes these are cached values */
|
|
|
|
(conf->subdevice == ss_device ||
|
|
|
|
conf->subdevice == 0xffff)) {
|
|
|
|
struct smsc_ircc_subsystem_configuration
|
|
|
|
tmpconf;
|
2006-04-06 12:33:59 +07:00
|
|
|
|
2006-04-15 06:03:33 +07:00
|
|
|
memcpy(&tmpconf, conf,
|
|
|
|
sizeof(struct smsc_ircc_subsystem_configuration));
|
2006-04-06 12:33:59 +07:00
|
|
|
|
2006-04-15 06:03:33 +07:00
|
|
|
/*
|
|
|
|
* Override the default values with anything
|
|
|
|
* passed in as parameter
|
|
|
|
*/
|
2006-04-06 12:33:59 +07:00
|
|
|
if (ircc_cfg != 0)
|
|
|
|
tmpconf.cfg_base = ircc_cfg;
|
|
|
|
if (ircc_fir != 0)
|
|
|
|
tmpconf.fir_io = ircc_fir;
|
|
|
|
if (ircc_sir != 0)
|
|
|
|
tmpconf.sir_io = ircc_sir;
|
2007-05-08 14:36:02 +07:00
|
|
|
if (ircc_dma != DMA_INVAL)
|
2006-04-06 12:33:59 +07:00
|
|
|
tmpconf.fir_dma = ircc_dma;
|
2007-05-08 14:36:02 +07:00
|
|
|
if (ircc_irq != IRQ_INVAL)
|
2006-04-06 12:33:59 +07:00
|
|
|
tmpconf.fir_irq = ircc_irq;
|
|
|
|
|
|
|
|
IRDA_MESSAGE("Detected unconfigured %s SMSC IrDA chip, pre-configuring device.\n", conf->name);
|
|
|
|
if (conf->preconfigure)
|
|
|
|
ret = conf->preconfigure(dev, &tmpconf);
|
|
|
|
else
|
|
|
|
ret = -ENODEV;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
#endif // CONFIG_PCI
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/************************************************
|
|
|
|
*
|
|
|
|
* Transceivers specific functions
|
|
|
|
*
|
|
|
|
************************************************/
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_set_transceiver_smsc_ircc_atc(fir_base, speed)
|
|
|
|
*
|
|
|
|
* Program transceiver through smsc-ircc ATC circuitry
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void smsc_ircc_set_transceiver_smsc_ircc_atc(int fir_base, u32 speed)
|
|
|
|
{
|
|
|
|
unsigned long jiffies_now, jiffies_timeout;
|
2005-09-07 05:19:19 +07:00
|
|
|
u8 val;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
jiffies_now = jiffies;
|
|
|
|
jiffies_timeout = jiffies + SMSC_IRCC2_ATC_PROGRAMMING_TIMEOUT_JIFFIES;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* ATC */
|
|
|
|
register_bank(fir_base, 4);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb((inb(fir_base + IRCC_ATC) & IRCC_ATC_MASK) | IRCC_ATC_nPROGREADY|IRCC_ATC_ENABLE,
|
|
|
|
fir_base + IRCC_ATC);
|
|
|
|
|
|
|
|
while ((val = (inb(fir_base + IRCC_ATC) & IRCC_ATC_nPROGREADY)) &&
|
|
|
|
!time_after(jiffies, jiffies_timeout))
|
|
|
|
/* empty */;
|
|
|
|
|
|
|
|
if (val)
|
2008-07-31 07:20:18 +07:00
|
|
|
IRDA_WARNING("%s(): ATC: 0x%02x\n", __func__,
|
2005-09-07 05:19:19 +07:00
|
|
|
inb(fir_base + IRCC_ATC));
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_probe_transceiver_smsc_ircc_atc(fir_base)
|
|
|
|
*
|
|
|
|
* Probe transceiver smsc-ircc ATC circuitry
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int smsc_ircc_probe_transceiver_smsc_ircc_atc(int fir_base)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(self, speed)
|
|
|
|
*
|
2005-09-07 05:19:17 +07:00
|
|
|
* Set transceiver
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(int fir_base, u32 speed)
|
|
|
|
{
|
2005-09-07 05:19:19 +07:00
|
|
|
u8 fast_mode;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
switch (speed) {
|
|
|
|
default:
|
|
|
|
case 576000 :
|
2005-09-07 05:19:17 +07:00
|
|
|
fast_mode = 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
break;
|
2005-09-07 05:19:19 +07:00
|
|
|
case 1152000 :
|
|
|
|
case 4000000 :
|
2005-04-17 05:20:36 +07:00
|
|
|
fast_mode = IRCC_LCR_A_FAST;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
register_bank(fir_base, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast_mode, fir_base + IRCC_LCR_A);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(fir_base)
|
|
|
|
*
|
2005-09-07 05:19:17 +07:00
|
|
|
* Probe transceiver
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(int fir_base)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_set_transceiver_toshiba_sat1800(fir_base, speed)
|
|
|
|
*
|
2005-09-07 05:19:17 +07:00
|
|
|
* Set transceiver
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void smsc_ircc_set_transceiver_toshiba_sat1800(int fir_base, u32 speed)
|
|
|
|
{
|
2005-09-07 05:19:19 +07:00
|
|
|
u8 fast_mode;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-09-07 05:19:19 +07:00
|
|
|
switch (speed) {
|
|
|
|
default:
|
|
|
|
case 576000 :
|
2005-09-07 05:19:17 +07:00
|
|
|
fast_mode = 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
break;
|
2005-09-07 05:19:19 +07:00
|
|
|
case 1152000 :
|
|
|
|
case 4000000 :
|
2005-04-17 05:20:36 +07:00
|
|
|
fast_mode = /*IRCC_LCR_A_FAST |*/ IRCC_LCR_A_GP_DATA;
|
|
|
|
break;
|
2005-09-07 05:19:17 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
/* This causes an interrupt */
|
|
|
|
register_bank(fir_base, 0);
|
2005-09-07 05:19:19 +07:00
|
|
|
outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast_mode, fir_base + IRCC_LCR_A);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Function smsc_ircc_probe_transceiver_toshiba_sat1800(fir_base)
|
|
|
|
*
|
2005-09-07 05:19:17 +07:00
|
|
|
* Probe transceiver
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int smsc_ircc_probe_transceiver_toshiba_sat1800(int fir_base)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
module_init(smsc_ircc_init);
|
|
|
|
module_exit(smsc_ircc_cleanup);
|