2010-07-27 15:52:39 +07:00
|
|
|
/* linux/arch/arm/mach-s5pv310/include/mach/regs-clock.h
|
|
|
|
*
|
|
|
|
* Copyright (c) 2010 Samsung Electronics Co., Ltd.
|
|
|
|
* http://www.samsung.com/
|
|
|
|
*
|
|
|
|
* S5PV310 - Clock register definitions
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_ARCH_REGS_CLOCK_H
|
|
|
|
#define __ASM_ARCH_REGS_CLOCK_H __FILE__
|
|
|
|
|
|
|
|
#include <mach/map.h>
|
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKREG(x) (S5P_VA_CMU + (x))
|
2010-07-27 15:52:39 +07:00
|
|
|
|
|
|
|
#define S5P_INFORM0 S5P_CLKREG(0x800)
|
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_EPLL_CON0 S5P_CLKREG(0x0C110)
|
|
|
|
#define S5P_EPLL_CON1 S5P_CLKREG(0x0C114)
|
|
|
|
#define S5P_VPLL_CON0 S5P_CLKREG(0x0C120)
|
|
|
|
#define S5P_VPLL_CON1 S5P_CLKREG(0x0C124)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKSRC_TOP0 S5P_CLKREG(0x0C210)
|
|
|
|
#define S5P_CLKSRC_TOP1 S5P_CLKREG(0x0C214)
|
2010-08-18 19:59:01 +07:00
|
|
|
#define S5P_CLKSRC_CAM S5P_CLKREG(0x0C220)
|
|
|
|
#define S5P_CLKSRC_IMAGE S5P_CLKREG(0x0C230)
|
|
|
|
#define S5P_CLKSRC_LCD0 S5P_CLKREG(0x0C234)
|
|
|
|
#define S5P_CLKSRC_LCD1 S5P_CLKREG(0x0C238)
|
|
|
|
#define S5P_CLKSRC_FSYS S5P_CLKREG(0x0C240)
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKSRC_PERIL0 S5P_CLKREG(0x0C250)
|
2010-08-18 19:59:01 +07:00
|
|
|
#define S5P_CLKSRC_PERIL1 S5P_CLKREG(0x0C254)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKDIV_TOP S5P_CLKREG(0x0C510)
|
2010-08-18 19:59:01 +07:00
|
|
|
#define S5P_CLKDIV_CAM S5P_CLKREG(0x0C520)
|
|
|
|
#define S5P_CLKDIV_IMAGE S5P_CLKREG(0x0C530)
|
|
|
|
#define S5P_CLKDIV_LCD0 S5P_CLKREG(0x0C534)
|
|
|
|
#define S5P_CLKDIV_LCD1 S5P_CLKREG(0x0C538)
|
|
|
|
#define S5P_CLKDIV_FSYS0 S5P_CLKREG(0x0C540)
|
|
|
|
#define S5P_CLKDIV_FSYS1 S5P_CLKREG(0x0C544)
|
|
|
|
#define S5P_CLKDIV_FSYS2 S5P_CLKREG(0x0C548)
|
|
|
|
#define S5P_CLKDIV_FSYS3 S5P_CLKREG(0x0C54C)
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKDIV_PERIL0 S5P_CLKREG(0x0C550)
|
|
|
|
#define S5P_CLKDIV_PERIL1 S5P_CLKREG(0x0C554)
|
|
|
|
#define S5P_CLKDIV_PERIL2 S5P_CLKREG(0x0C558)
|
|
|
|
#define S5P_CLKDIV_PERIL3 S5P_CLKREG(0x0C55C)
|
|
|
|
#define S5P_CLKDIV_PERIL4 S5P_CLKREG(0x0C560)
|
|
|
|
#define S5P_CLKDIV_PERIL5 S5P_CLKREG(0x0C564)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-08-18 19:59:01 +07:00
|
|
|
#define S5P_CLKSRC_MASK_TOP S5P_CLKREG(0x0C310)
|
|
|
|
#define S5P_CLKSRC_MASK_CAM S5P_CLKREG(0x0C320)
|
|
|
|
#define S5P_CLKSRC_MASK_LCD0 S5P_CLKREG(0x0C334)
|
|
|
|
#define S5P_CLKSRC_MASK_LCD1 S5P_CLKREG(0x0C338)
|
|
|
|
#define S5P_CLKSRC_MASK_FSYS S5P_CLKREG(0x0C340)
|
2010-08-27 15:53:26 +07:00
|
|
|
#define S5P_CLKSRC_MASK_PERIL0 S5P_CLKREG(0x0C350)
|
2010-08-18 19:59:01 +07:00
|
|
|
#define S5P_CLKSRC_MASK_PERIL1 S5P_CLKREG(0x0C354)
|
2010-08-27 15:53:26 +07:00
|
|
|
|
2010-08-18 19:59:01 +07:00
|
|
|
#define S5P_CLKGATE_IP_CAM S5P_CLKREG(0x0C920)
|
|
|
|
#define S5P_CLKGATE_IP_IMAGE S5P_CLKREG(0x0C930)
|
|
|
|
#define S5P_CLKGATE_IP_LCD0 S5P_CLKREG(0x0C934)
|
|
|
|
#define S5P_CLKGATE_IP_LCD1 S5P_CLKREG(0x0C938)
|
|
|
|
#define S5P_CLKGATE_IP_FSYS S5P_CLKREG(0x0C940)
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKGATE_IP_PERIL S5P_CLKREG(0x0C950)
|
2010-08-18 20:49:24 +07:00
|
|
|
#define S5P_CLKGATE_IP_PERIR S5P_CLKREG(0x0C960)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKSRC_CORE S5P_CLKREG(0x10200)
|
|
|
|
#define S5P_CLKDIV_CORE0 S5P_CLKREG(0x10500)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_APLL_LOCK S5P_CLKREG(0x14000)
|
|
|
|
#define S5P_MPLL_LOCK S5P_CLKREG(0x14004)
|
|
|
|
#define S5P_APLL_CON0 S5P_CLKREG(0x14100)
|
|
|
|
#define S5P_APLL_CON1 S5P_CLKREG(0x14104)
|
|
|
|
#define S5P_MPLL_CON0 S5P_CLKREG(0x14108)
|
|
|
|
#define S5P_MPLL_CON1 S5P_CLKREG(0x1410C)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKSRC_CPU S5P_CLKREG(0x14200)
|
|
|
|
#define S5P_CLKMUX_STATCPU S5P_CLKREG(0x14400)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKDIV_CPU S5P_CLKREG(0x14500)
|
|
|
|
#define S5P_CLKDIV_STATCPU S5P_CLKREG(0x14600)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-08-18 19:45:49 +07:00
|
|
|
#define S5P_CLKGATE_SCLKCPU S5P_CLKREG(0x14800)
|
2010-07-27 15:52:39 +07:00
|
|
|
|
2010-10-14 08:39:08 +07:00
|
|
|
/* Compatibility defines */
|
|
|
|
|
|
|
|
#define S5P_EPLL_CON S5P_EPLL_CON0
|
|
|
|
|
2010-07-27 15:52:39 +07:00
|
|
|
#endif /* __ASM_ARCH_REGS_CLOCK_H */
|