2019-06-04 15:11:33 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2012-06-05 17:51:32 +07:00
|
|
|
/*:
|
|
|
|
* Address mappings and base address for OMAP5 interconnects
|
|
|
|
* and peripherals.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Texas Instruments
|
|
|
|
* Santosh Shilimkar <santosh.shilimkar@ti.com>
|
|
|
|
* Sricharan <r.sricharan@ti.com>
|
|
|
|
*/
|
|
|
|
#ifndef __ASM_SOC_OMAP54XX_H
|
|
|
|
#define __ASM_SOC_OMAP54XX_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Please place only base defines here and put the rest in device
|
|
|
|
* specific headers.
|
|
|
|
*/
|
|
|
|
#define L4_54XX_BASE 0x4a000000
|
|
|
|
#define L4_WK_54XX_BASE 0x4ae00000
|
|
|
|
#define L4_PER_54XX_BASE 0x48000000
|
|
|
|
#define L3_54XX_BASE 0x44000000
|
|
|
|
#define OMAP54XX_32KSYNCT_BASE 0x4ae04000
|
|
|
|
#define OMAP54XX_CM_CORE_AON_BASE 0x4a004000
|
|
|
|
#define OMAP54XX_CM_CORE_BASE 0x4a008000
|
|
|
|
#define OMAP54XX_PRM_BASE 0x4ae06000
|
|
|
|
#define OMAP54XX_PRCM_MPU_BASE 0x48243000
|
|
|
|
#define OMAP54XX_SCM_BASE 0x4a002000
|
|
|
|
#define OMAP54XX_CTRL_BASE 0x4a002800
|
2013-02-06 19:24:39 +07:00
|
|
|
#define OMAP54XX_SAR_RAM_BASE 0x4ae26000
|
2012-06-05 17:51:32 +07:00
|
|
|
|
2015-06-22 22:12:14 +07:00
|
|
|
/* DRA7 specific base addresses */
|
|
|
|
#define L3_MAIN_SN_DRA7XX_BASE 0x44000000
|
|
|
|
#define L4_PER1_DRA7XX_BASE 0x48000000
|
|
|
|
#define L4_CFG_MPU_DRA7XX_BASE 0x48210000
|
|
|
|
#define L4_PER2_DRA7XX_BASE 0x48400000
|
|
|
|
#define L4_PER3_DRA7XX_BASE 0x48800000
|
|
|
|
#define L4_CFG_DRA7XX_BASE 0x4A000000
|
|
|
|
#define L4_WKUP_DRA7XX_BASE 0x4ae00000
|
2013-07-03 13:22:04 +07:00
|
|
|
#define DRA7XX_CM_CORE_AON_BASE 0x4a005000
|
|
|
|
#define DRA7XX_CTRL_BASE 0x4a003400
|
|
|
|
#define DRA7XX_TAP_BASE 0x4ae0c000
|
|
|
|
|
2012-06-05 17:51:32 +07:00
|
|
|
#endif /* __ASM_SOC_OMAP555554XX_H */
|