2016-03-08 17:29:54 +07:00
|
|
|
MediaTek Frame Engine Ethernet controller
|
|
|
|
=========================================
|
|
|
|
|
|
|
|
The frame engine ethernet controller can be found on MediaTek SoCs. These SoCs
|
|
|
|
have dual GMAC each represented by a child node..
|
|
|
|
|
|
|
|
* Ethernet controller node
|
|
|
|
|
|
|
|
Required properties:
|
2017-07-31 17:05:08 +07:00
|
|
|
- compatible: Should be
|
|
|
|
"mediatek,mt2701-eth": for MT2701 SoC
|
|
|
|
"mediatek,mt7623-eth", "mediatek,mt2701-eth": for MT7623 SoC
|
|
|
|
"mediatek,mt7622-eth": for MT7622 SoC
|
2016-03-08 17:29:54 +07:00
|
|
|
- reg: Address and length of the register set for the device
|
2016-04-12 13:35:18 +07:00
|
|
|
- interrupts: Should contain the three frame engines interrupts in numeric
|
|
|
|
order. These are fe_int0, fe_int1 and fe_int2.
|
2016-03-08 17:29:54 +07:00
|
|
|
- clocks: the clock used by the core
|
|
|
|
- clock-names: the names of the clock listed in the clocks property. These are
|
2017-07-31 17:05:08 +07:00
|
|
|
"ethif", "esw", "gp2", "gp1" : For MT2701 and MT7623 SoC
|
|
|
|
"ethif", "esw", "gp0", "gp1", "gp2", "sgmii_tx250m", "sgmii_rx250m",
|
|
|
|
"sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck", "eth2pll" : For MT7622 SoC
|
2016-03-08 17:29:54 +07:00
|
|
|
- power-domains: phandle to the power domain that the ethernet is part of
|
2017-06-21 14:49:51 +07:00
|
|
|
- resets: Should contain phandles to the ethsys reset signals
|
|
|
|
- reset-names: Should contain the names of reset signal listed in the resets
|
|
|
|
property
|
|
|
|
These are "fe", "gmac" and "ppe"
|
2016-03-08 17:29:54 +07:00
|
|
|
- mediatek,ethsys: phandle to the syscon node that handles the port setup
|
2017-07-31 17:05:08 +07:00
|
|
|
- mediatek,sgmiisys: phandle to the syscon node that handles the SGMII setup
|
|
|
|
which is required for those SoCs equipped with SGMII such as MT7622 SoC.
|
2016-03-08 17:29:54 +07:00
|
|
|
- mediatek,pctl: phandle to the syscon node that handles the ports slew rate
|
2017-12-20 16:47:05 +07:00
|
|
|
and driver current: only for MT2701 and MT7623 SoC
|
2016-03-08 17:29:54 +07:00
|
|
|
|
|
|
|
* Ethernet MAC node
|
|
|
|
|
|
|
|
Required properties:
|
|
|
|
- compatible: Should be "mediatek,eth-mac"
|
|
|
|
- reg: The number of the MAC
|
2016-09-22 09:33:56 +07:00
|
|
|
- phy-handle: see ethernet.txt file in the same directory and
|
|
|
|
the phy-mode "trgmii" required being provided when reg
|
|
|
|
is equal to 0 and the MAC uses fixed-link to connect
|
2016-09-23 13:09:32 +07:00
|
|
|
with internal switch such as MT7530.
|
2016-03-08 17:29:54 +07:00
|
|
|
|
|
|
|
Example:
|
|
|
|
|
|
|
|
eth: ethernet@1b100000 {
|
|
|
|
compatible = "mediatek,mt7623-eth";
|
|
|
|
reg = <0 0x1b100000 0 0x20000>;
|
|
|
|
clocks = <&topckgen CLK_TOP_ETHIF_SEL>,
|
|
|
|
<ðsys CLK_ETHSYS_ESW>,
|
|
|
|
<ðsys CLK_ETHSYS_GP2>,
|
|
|
|
<ðsys CLK_ETHSYS_GP1>;
|
|
|
|
clock-names = "ethif", "esw", "gp2", "gp1";
|
2016-04-12 13:35:18 +07:00
|
|
|
interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_LOW
|
|
|
|
GIC_SPI 199 IRQ_TYPE_LEVEL_LOW
|
|
|
|
GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>;
|
2016-03-08 17:29:54 +07:00
|
|
|
power-domains = <&scpsys MT2701_POWER_DOMAIN_ETH>;
|
|
|
|
resets = <ðsys MT2701_ETHSYS_ETH_RST>;
|
|
|
|
reset-names = "eth";
|
|
|
|
mediatek,ethsys = <ðsys>;
|
|
|
|
mediatek,pctl = <&syscfg_pctl_a>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
gmac1: mac@0 {
|
|
|
|
compatible = "mediatek,eth-mac";
|
|
|
|
reg = <0>;
|
|
|
|
phy-handle = <&phy0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gmac2: mac@1 {
|
|
|
|
compatible = "mediatek,eth-mac";
|
|
|
|
reg = <1>;
|
|
|
|
phy-handle = <&phy1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mdio-bus {
|
|
|
|
phy0: ethernet-phy@0 {
|
|
|
|
reg = <0>;
|
|
|
|
phy-mode = "rgmii";
|
|
|
|
};
|
|
|
|
|
|
|
|
phy1: ethernet-phy@1 {
|
|
|
|
reg = <1>;
|
|
|
|
phy-mode = "rgmii";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|