2019-05-27 13:55:05 +07:00
|
|
|
|
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
2012-05-28 20:54:24 +07:00
|
|
|
|
/*
|
|
|
|
|
* Twofish Cipher 8-way parallel algorithm (AVX/x86_64)
|
|
|
|
|
*
|
|
|
|
|
* Copyright (C) 2012 Johannes Goetzfried
|
|
|
|
|
* <Johannes.Goetzfried@informatik.stud.uni-erlangen.de>
|
|
|
|
|
*
|
2013-04-09 01:51:00 +07:00
|
|
|
|
* Copyright © 2012-2013 Jussi Kivilinna <jussi.kivilinna@iki.fi>
|
2012-05-28 20:54:24 +07:00
|
|
|
|
*/
|
|
|
|
|
|
2013-01-19 18:39:46 +07:00
|
|
|
|
#include <linux/linkage.h>
|
2016-01-22 05:49:19 +07:00
|
|
|
|
#include <asm/frame.h>
|
2012-10-20 19:06:46 +07:00
|
|
|
|
#include "glue_helper-asm-avx.S"
|
|
|
|
|
|
2012-05-28 20:54:24 +07:00
|
|
|
|
.file "twofish-avx-x86_64-asm_64.S"
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
crypto: x86 - make constants readonly, allow linker to merge them
A lot of asm-optimized routines in arch/x86/crypto/ keep its
constants in .data. This is wrong, they should be on .rodata.
Mnay of these constants are the same in different modules.
For example, 128-bit shuffle mask 0x000102030405060708090A0B0C0D0E0F
exists in at least half a dozen places.
There is a way to let linker merge them and use just one copy.
The rules are as follows: mergeable objects of different sizes
should not share sections. You can't put them all in one .rodata
section, they will lose "mergeability".
GCC puts its mergeable constants in ".rodata.cstSIZE" sections,
or ".rodata.cstSIZE.<object_name>" if -fdata-sections is used.
This patch does the same:
.section .rodata.cst16.SHUF_MASK, "aM", @progbits, 16
It is important that all data in such section consists of
16-byte elements, not larger ones, and there are no implicit
use of one element from another.
When this is not the case, use non-mergeable section:
.section .rodata[.VAR_NAME], "a", @progbits
This reduces .data by ~15 kbytes:
text data bss dec hex filename
11097415 2705840 2630712 16433967 fac32f vmlinux-prev.o
11112095 2690672 2630712 16433479 fac147 vmlinux.o
Merged objects are visible in System.map:
ffffffff81a28810 r POLY
ffffffff81a28810 r POLY
ffffffff81a28820 r TWOONE
ffffffff81a28820 r TWOONE
ffffffff81a28830 r PSHUFFLE_BYTE_FLIP_MASK <- merged regardless of
ffffffff81a28830 r SHUF_MASK <------------- the name difference
ffffffff81a28830 r SHUF_MASK
ffffffff81a28830 r SHUF_MASK
..
ffffffff81a28d00 r K512 <- merged three identical 640-byte tables
ffffffff81a28d00 r K512
ffffffff81a28d00 r K512
Use of object names in section name suffixes is not strictly necessary,
but might help if someday link stage will use garbage collection
to eliminate unused sections (ld --gc-sections).
Signed-off-by: Denys Vlasenko <dvlasenk@redhat.com>
CC: Herbert Xu <herbert@gondor.apana.org.au>
CC: Josh Poimboeuf <jpoimboe@redhat.com>
CC: Xiaodong Liu <xiaodong.liu@intel.com>
CC: Megha Dey <megha.dey@intel.com>
CC: linux-crypto@vger.kernel.org
CC: x86@kernel.org
CC: linux-kernel@vger.kernel.org
Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
2017-01-20 04:33:04 +07:00
|
|
|
|
.section .rodata.cst16.bswap128_mask, "aM", @progbits, 16
|
2012-10-20 19:06:46 +07:00
|
|
|
|
.align 16
|
|
|
|
|
.Lbswap128_mask:
|
|
|
|
|
.byte 15, 14, 13, 12, 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0
|
crypto: x86 - make constants readonly, allow linker to merge them
A lot of asm-optimized routines in arch/x86/crypto/ keep its
constants in .data. This is wrong, they should be on .rodata.
Mnay of these constants are the same in different modules.
For example, 128-bit shuffle mask 0x000102030405060708090A0B0C0D0E0F
exists in at least half a dozen places.
There is a way to let linker merge them and use just one copy.
The rules are as follows: mergeable objects of different sizes
should not share sections. You can't put them all in one .rodata
section, they will lose "mergeability".
GCC puts its mergeable constants in ".rodata.cstSIZE" sections,
or ".rodata.cstSIZE.<object_name>" if -fdata-sections is used.
This patch does the same:
.section .rodata.cst16.SHUF_MASK, "aM", @progbits, 16
It is important that all data in such section consists of
16-byte elements, not larger ones, and there are no implicit
use of one element from another.
When this is not the case, use non-mergeable section:
.section .rodata[.VAR_NAME], "a", @progbits
This reduces .data by ~15 kbytes:
text data bss dec hex filename
11097415 2705840 2630712 16433967 fac32f vmlinux-prev.o
11112095 2690672 2630712 16433479 fac147 vmlinux.o
Merged objects are visible in System.map:
ffffffff81a28810 r POLY
ffffffff81a28810 r POLY
ffffffff81a28820 r TWOONE
ffffffff81a28820 r TWOONE
ffffffff81a28830 r PSHUFFLE_BYTE_FLIP_MASK <- merged regardless of
ffffffff81a28830 r SHUF_MASK <------------- the name difference
ffffffff81a28830 r SHUF_MASK
ffffffff81a28830 r SHUF_MASK
..
ffffffff81a28d00 r K512 <- merged three identical 640-byte tables
ffffffff81a28d00 r K512
ffffffff81a28d00 r K512
Use of object names in section name suffixes is not strictly necessary,
but might help if someday link stage will use garbage collection
to eliminate unused sections (ld --gc-sections).
Signed-off-by: Denys Vlasenko <dvlasenk@redhat.com>
CC: Herbert Xu <herbert@gondor.apana.org.au>
CC: Josh Poimboeuf <jpoimboe@redhat.com>
CC: Xiaodong Liu <xiaodong.liu@intel.com>
CC: Megha Dey <megha.dey@intel.com>
CC: linux-crypto@vger.kernel.org
CC: x86@kernel.org
CC: linux-kernel@vger.kernel.org
Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
2017-01-20 04:33:04 +07:00
|
|
|
|
|
|
|
|
|
.section .rodata.cst16.xts_gf128mul_and_shl1_mask, "aM", @progbits, 16
|
|
|
|
|
.align 16
|
2013-04-09 01:51:00 +07:00
|
|
|
|
.Lxts_gf128mul_and_shl1_mask:
|
|
|
|
|
.byte 0x87, 0, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 0, 0, 0
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
2012-05-28 20:54:24 +07:00
|
|
|
|
.text
|
|
|
|
|
|
|
|
|
|
/* structure of crypto context */
|
|
|
|
|
#define s0 0
|
|
|
|
|
#define s1 1024
|
|
|
|
|
#define s2 2048
|
|
|
|
|
#define s3 3072
|
|
|
|
|
#define w 4096
|
|
|
|
|
#define k 4128
|
|
|
|
|
|
|
|
|
|
/**********************************************************************
|
|
|
|
|
8-way AVX twofish
|
|
|
|
|
**********************************************************************/
|
|
|
|
|
#define CTX %rdi
|
|
|
|
|
|
|
|
|
|
#define RA1 %xmm0
|
|
|
|
|
#define RB1 %xmm1
|
|
|
|
|
#define RC1 %xmm2
|
|
|
|
|
#define RD1 %xmm3
|
|
|
|
|
|
|
|
|
|
#define RA2 %xmm4
|
|
|
|
|
#define RB2 %xmm5
|
|
|
|
|
#define RC2 %xmm6
|
|
|
|
|
#define RD2 %xmm7
|
|
|
|
|
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define RX0 %xmm8
|
|
|
|
|
#define RY0 %xmm9
|
|
|
|
|
|
|
|
|
|
#define RX1 %xmm10
|
|
|
|
|
#define RY1 %xmm11
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define RK1 %xmm12
|
|
|
|
|
#define RK2 %xmm13
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define RT %xmm14
|
|
|
|
|
#define RR %xmm15
|
|
|
|
|
|
2017-09-19 02:42:11 +07:00
|
|
|
|
#define RID1 %r13
|
|
|
|
|
#define RID1d %r13d
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define RID2 %rsi
|
|
|
|
|
#define RID2d %esi
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
#define RGI1 %rdx
|
|
|
|
|
#define RGI1bl %dl
|
|
|
|
|
#define RGI1bh %dh
|
|
|
|
|
#define RGI2 %rcx
|
|
|
|
|
#define RGI2bl %cl
|
|
|
|
|
#define RGI2bh %ch
|
|
|
|
|
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define RGI3 %rax
|
|
|
|
|
#define RGI3bl %al
|
|
|
|
|
#define RGI3bh %ah
|
|
|
|
|
#define RGI4 %rbx
|
|
|
|
|
#define RGI4bl %bl
|
|
|
|
|
#define RGI4bh %bh
|
|
|
|
|
|
2012-05-28 20:54:24 +07:00
|
|
|
|
#define RGS1 %r8
|
|
|
|
|
#define RGS1d %r8d
|
|
|
|
|
#define RGS2 %r9
|
|
|
|
|
#define RGS2d %r9d
|
|
|
|
|
#define RGS3 %r10
|
|
|
|
|
#define RGS3d %r10d
|
|
|
|
|
|
|
|
|
|
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define lookup_32bit(t0, t1, t2, t3, src, dst, interleave_op, il_reg) \
|
|
|
|
|
movzbl src ## bl, RID1d; \
|
|
|
|
|
movzbl src ## bh, RID2d; \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
shrq $16, src; \
|
2012-08-28 18:24:43 +07:00
|
|
|
|
movl t0(CTX, RID1, 4), dst ## d; \
|
|
|
|
|
movl t1(CTX, RID2, 4), RID2d; \
|
|
|
|
|
movzbl src ## bl, RID1d; \
|
|
|
|
|
xorl RID2d, dst ## d; \
|
|
|
|
|
movzbl src ## bh, RID2d; \
|
|
|
|
|
interleave_op(il_reg); \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
xorl t2(CTX, RID1, 4), dst ## d; \
|
|
|
|
|
xorl t3(CTX, RID2, 4), dst ## d;
|
|
|
|
|
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define dummy(d) /* do nothing */
|
|
|
|
|
|
|
|
|
|
#define shr_next(reg) \
|
|
|
|
|
shrq $16, reg;
|
|
|
|
|
|
|
|
|
|
#define G(gi1, gi2, x, t0, t1, t2, t3) \
|
|
|
|
|
lookup_32bit(t0, t1, t2, t3, ##gi1, RGS1, shr_next, ##gi1); \
|
|
|
|
|
lookup_32bit(t0, t1, t2, t3, ##gi2, RGS3, shr_next, ##gi2); \
|
|
|
|
|
\
|
|
|
|
|
lookup_32bit(t0, t1, t2, t3, ##gi1, RGS2, dummy, none); \
|
|
|
|
|
shlq $32, RGS2; \
|
|
|
|
|
orq RGS1, RGS2; \
|
|
|
|
|
lookup_32bit(t0, t1, t2, t3, ##gi2, RGS1, dummy, none); \
|
|
|
|
|
shlq $32, RGS1; \
|
|
|
|
|
orq RGS1, RGS3;
|
|
|
|
|
|
|
|
|
|
#define round_head_2(a, b, x1, y1, x2, y2) \
|
|
|
|
|
vmovq b ## 1, RGI3; \
|
|
|
|
|
vpextrq $1, b ## 1, RGI4; \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
\
|
2012-08-28 18:24:43 +07:00
|
|
|
|
G(RGI1, RGI2, x1, s0, s1, s2, s3); \
|
|
|
|
|
vmovq a ## 2, RGI1; \
|
|
|
|
|
vpextrq $1, a ## 2, RGI2; \
|
|
|
|
|
vmovq RGS2, x1; \
|
|
|
|
|
vpinsrq $1, RGS3, x1, x1; \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
\
|
2012-08-28 18:24:43 +07:00
|
|
|
|
G(RGI3, RGI4, y1, s1, s2, s3, s0); \
|
|
|
|
|
vmovq b ## 2, RGI3; \
|
|
|
|
|
vpextrq $1, b ## 2, RGI4; \
|
|
|
|
|
vmovq RGS2, y1; \
|
|
|
|
|
vpinsrq $1, RGS3, y1, y1; \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
\
|
2012-08-28 18:24:43 +07:00
|
|
|
|
G(RGI1, RGI2, x2, s0, s1, s2, s3); \
|
|
|
|
|
vmovq RGS2, x2; \
|
|
|
|
|
vpinsrq $1, RGS3, x2, x2; \
|
|
|
|
|
\
|
|
|
|
|
G(RGI3, RGI4, y2, s1, s2, s3, s0); \
|
|
|
|
|
vmovq RGS2, y2; \
|
|
|
|
|
vpinsrq $1, RGS3, y2, y2;
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define encround_tail(a, b, c, d, x, y, prerotate) \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
vpaddd x, y, x; \
|
2012-08-28 18:24:43 +07:00
|
|
|
|
vpaddd x, RK1, RT;\
|
|
|
|
|
prerotate(b); \
|
|
|
|
|
vpxor RT, c, c; \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
vpaddd y, x, y; \
|
|
|
|
|
vpaddd y, RK2, y; \
|
2012-08-28 18:24:43 +07:00
|
|
|
|
vpsrld $1, c, RT; \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
vpslld $(32 - 1), c, c; \
|
2012-08-28 18:24:43 +07:00
|
|
|
|
vpor c, RT, c; \
|
|
|
|
|
vpxor d, y, d; \
|
|
|
|
|
|
|
|
|
|
#define decround_tail(a, b, c, d, x, y, prerotate) \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
vpaddd x, y, x; \
|
2012-08-28 18:24:43 +07:00
|
|
|
|
vpaddd x, RK1, RT;\
|
|
|
|
|
prerotate(a); \
|
|
|
|
|
vpxor RT, c, c; \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
vpaddd y, x, y; \
|
|
|
|
|
vpaddd y, RK2, y; \
|
|
|
|
|
vpxor d, y, d; \
|
|
|
|
|
vpsrld $1, d, y; \
|
|
|
|
|
vpslld $(32 - 1), d, d; \
|
|
|
|
|
vpor d, y, d; \
|
2012-08-28 18:24:43 +07:00
|
|
|
|
|
|
|
|
|
#define rotate_1l(x) \
|
|
|
|
|
vpslld $1, x, RR; \
|
|
|
|
|
vpsrld $(32 - 1), x, x; \
|
|
|
|
|
vpor x, RR, x;
|
|
|
|
|
|
|
|
|
|
#define preload_rgi(c) \
|
|
|
|
|
vmovq c, RGI1; \
|
|
|
|
|
vpextrq $1, c, RGI2;
|
|
|
|
|
|
|
|
|
|
#define encrypt_round(n, a, b, c, d, preload, prerotate) \
|
|
|
|
|
vbroadcastss (k+4*(2*(n)))(CTX), RK1; \
|
|
|
|
|
vbroadcastss (k+4*(2*(n)+1))(CTX), RK2; \
|
|
|
|
|
round_head_2(a, b, RX0, RY0, RX1, RY1); \
|
|
|
|
|
encround_tail(a ## 1, b ## 1, c ## 1, d ## 1, RX0, RY0, prerotate); \
|
|
|
|
|
preload(c ## 1); \
|
|
|
|
|
encround_tail(a ## 2, b ## 2, c ## 2, d ## 2, RX1, RY1, prerotate);
|
|
|
|
|
|
|
|
|
|
#define decrypt_round(n, a, b, c, d, preload, prerotate) \
|
|
|
|
|
vbroadcastss (k+4*(2*(n)))(CTX), RK1; \
|
|
|
|
|
vbroadcastss (k+4*(2*(n)+1))(CTX), RK2; \
|
|
|
|
|
round_head_2(a, b, RX0, RY0, RX1, RY1); \
|
|
|
|
|
decround_tail(a ## 1, b ## 1, c ## 1, d ## 1, RX0, RY0, prerotate); \
|
|
|
|
|
preload(c ## 1); \
|
|
|
|
|
decround_tail(a ## 2, b ## 2, c ## 2, d ## 2, RX1, RY1, prerotate);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
#define encrypt_cycle(n) \
|
2012-08-28 18:24:43 +07:00
|
|
|
|
encrypt_round((2*n), RA, RB, RC, RD, preload_rgi, rotate_1l); \
|
|
|
|
|
encrypt_round(((2*n) + 1), RC, RD, RA, RB, preload_rgi, rotate_1l);
|
|
|
|
|
|
|
|
|
|
#define encrypt_cycle_last(n) \
|
|
|
|
|
encrypt_round((2*n), RA, RB, RC, RD, preload_rgi, rotate_1l); \
|
|
|
|
|
encrypt_round(((2*n) + 1), RC, RD, RA, RB, dummy, dummy);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
#define decrypt_cycle(n) \
|
2012-08-28 18:24:43 +07:00
|
|
|
|
decrypt_round(((2*n) + 1), RC, RD, RA, RB, preload_rgi, rotate_1l); \
|
|
|
|
|
decrypt_round((2*n), RA, RB, RC, RD, preload_rgi, rotate_1l);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
2012-08-28 18:24:43 +07:00
|
|
|
|
#define decrypt_cycle_last(n) \
|
|
|
|
|
decrypt_round(((2*n) + 1), RC, RD, RA, RB, preload_rgi, rotate_1l); \
|
|
|
|
|
decrypt_round((2*n), RA, RB, RC, RD, dummy, dummy);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
#define transpose_4x4(x0, x1, x2, x3, t0, t1, t2) \
|
|
|
|
|
vpunpckldq x1, x0, t0; \
|
|
|
|
|
vpunpckhdq x1, x0, t2; \
|
|
|
|
|
vpunpckldq x3, x2, t1; \
|
|
|
|
|
vpunpckhdq x3, x2, x3; \
|
|
|
|
|
\
|
|
|
|
|
vpunpcklqdq t1, t0, x0; \
|
|
|
|
|
vpunpckhqdq t1, t0, x1; \
|
|
|
|
|
vpunpcklqdq x3, t2, x2; \
|
|
|
|
|
vpunpckhqdq x3, t2, x3;
|
|
|
|
|
|
2012-10-20 19:06:46 +07:00
|
|
|
|
#define inpack_blocks(x0, x1, x2, x3, wkey, t0, t1, t2) \
|
|
|
|
|
vpxor x0, wkey, x0; \
|
|
|
|
|
vpxor x1, wkey, x1; \
|
|
|
|
|
vpxor x2, wkey, x2; \
|
|
|
|
|
vpxor x3, wkey, x3; \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
\
|
|
|
|
|
transpose_4x4(x0, x1, x2, x3, t0, t1, t2)
|
|
|
|
|
|
2012-10-20 19:06:46 +07:00
|
|
|
|
#define outunpack_blocks(x0, x1, x2, x3, wkey, t0, t1, t2) \
|
2012-05-28 20:54:24 +07:00
|
|
|
|
transpose_4x4(x0, x1, x2, x3, t0, t1, t2) \
|
|
|
|
|
\
|
2012-10-20 19:06:46 +07:00
|
|
|
|
vpxor x0, wkey, x0; \
|
|
|
|
|
vpxor x1, wkey, x1; \
|
|
|
|
|
vpxor x2, wkey, x2; \
|
|
|
|
|
vpxor x3, wkey, x3;
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
.align 8
|
2019-10-11 18:50:46 +07:00
|
|
|
|
SYM_FUNC_START_LOCAL(__twofish_enc_blk8)
|
2012-05-28 20:54:24 +07:00
|
|
|
|
/* input:
|
|
|
|
|
* %rdi: ctx, CTX
|
2012-10-20 19:06:46 +07:00
|
|
|
|
* RA1, RB1, RC1, RD1, RA2, RB2, RC2, RD2: blocks
|
|
|
|
|
* output:
|
|
|
|
|
* RC1, RD1, RA1, RB1, RC2, RD2, RA2, RB2: encrypted blocks
|
2012-05-28 20:54:24 +07:00
|
|
|
|
*/
|
|
|
|
|
|
2012-10-20 19:06:46 +07:00
|
|
|
|
vmovdqu w(CTX), RK1;
|
|
|
|
|
|
2017-09-19 02:42:11 +07:00
|
|
|
|
pushq %r13;
|
2012-05-28 20:54:24 +07:00
|
|
|
|
pushq %rbx;
|
|
|
|
|
pushq %rcx;
|
|
|
|
|
|
2012-10-20 19:06:46 +07:00
|
|
|
|
inpack_blocks(RA1, RB1, RC1, RD1, RK1, RX0, RY0, RK2);
|
2012-08-28 18:24:43 +07:00
|
|
|
|
preload_rgi(RA1);
|
|
|
|
|
rotate_1l(RD1);
|
2012-10-20 19:06:46 +07:00
|
|
|
|
inpack_blocks(RA2, RB2, RC2, RD2, RK1, RX0, RY0, RK2);
|
2012-08-28 18:24:43 +07:00
|
|
|
|
rotate_1l(RD2);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
encrypt_cycle(0);
|
|
|
|
|
encrypt_cycle(1);
|
|
|
|
|
encrypt_cycle(2);
|
|
|
|
|
encrypt_cycle(3);
|
|
|
|
|
encrypt_cycle(4);
|
|
|
|
|
encrypt_cycle(5);
|
|
|
|
|
encrypt_cycle(6);
|
2012-08-28 18:24:43 +07:00
|
|
|
|
encrypt_cycle_last(7);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
vmovdqu (w+4*4)(CTX), RK1;
|
|
|
|
|
|
|
|
|
|
popq %rcx;
|
|
|
|
|
popq %rbx;
|
2017-09-19 02:42:11 +07:00
|
|
|
|
popq %r13;
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
2012-10-20 19:06:46 +07:00
|
|
|
|
outunpack_blocks(RC1, RD1, RA1, RB1, RK1, RX0, RY0, RK2);
|
|
|
|
|
outunpack_blocks(RC2, RD2, RA2, RB2, RK1, RX0, RY0, RK2);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
ret;
|
2019-10-11 18:50:46 +07:00
|
|
|
|
SYM_FUNC_END(__twofish_enc_blk8)
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
.align 8
|
2019-10-11 18:50:46 +07:00
|
|
|
|
SYM_FUNC_START_LOCAL(__twofish_dec_blk8)
|
2012-05-28 20:54:24 +07:00
|
|
|
|
/* input:
|
|
|
|
|
* %rdi: ctx, CTX
|
2012-10-20 19:06:46 +07:00
|
|
|
|
* RC1, RD1, RA1, RB1, RC2, RD2, RA2, RB2: encrypted blocks
|
|
|
|
|
* output:
|
|
|
|
|
* RA1, RB1, RC1, RD1, RA2, RB2, RC2, RD2: decrypted blocks
|
2012-05-28 20:54:24 +07:00
|
|
|
|
*/
|
|
|
|
|
|
2012-10-20 19:06:46 +07:00
|
|
|
|
vmovdqu (w+4*4)(CTX), RK1;
|
|
|
|
|
|
2017-09-19 02:42:11 +07:00
|
|
|
|
pushq %r13;
|
2012-05-28 20:54:24 +07:00
|
|
|
|
pushq %rbx;
|
|
|
|
|
|
2012-10-20 19:06:46 +07:00
|
|
|
|
inpack_blocks(RC1, RD1, RA1, RB1, RK1, RX0, RY0, RK2);
|
2012-08-28 18:24:43 +07:00
|
|
|
|
preload_rgi(RC1);
|
|
|
|
|
rotate_1l(RA1);
|
2012-10-20 19:06:46 +07:00
|
|
|
|
inpack_blocks(RC2, RD2, RA2, RB2, RK1, RX0, RY0, RK2);
|
2012-08-28 18:24:43 +07:00
|
|
|
|
rotate_1l(RA2);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
decrypt_cycle(7);
|
|
|
|
|
decrypt_cycle(6);
|
|
|
|
|
decrypt_cycle(5);
|
|
|
|
|
decrypt_cycle(4);
|
|
|
|
|
decrypt_cycle(3);
|
|
|
|
|
decrypt_cycle(2);
|
|
|
|
|
decrypt_cycle(1);
|
2012-08-28 18:24:43 +07:00
|
|
|
|
decrypt_cycle_last(0);
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
|
|
|
|
vmovdqu (w)(CTX), RK1;
|
|
|
|
|
|
|
|
|
|
popq %rbx;
|
2017-09-19 02:42:11 +07:00
|
|
|
|
popq %r13;
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
2012-10-20 19:06:46 +07:00
|
|
|
|
outunpack_blocks(RA1, RB1, RC1, RD1, RK1, RX0, RY0, RK2);
|
|
|
|
|
outunpack_blocks(RA2, RB2, RC2, RD2, RK1, RX0, RY0, RK2);
|
|
|
|
|
|
|
|
|
|
ret;
|
2019-10-11 18:50:46 +07:00
|
|
|
|
SYM_FUNC_END(__twofish_dec_blk8)
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_START(twofish_ecb_enc_8way)
|
2012-10-20 19:06:46 +07:00
|
|
|
|
/* input:
|
|
|
|
|
* %rdi: ctx, CTX
|
|
|
|
|
* %rsi: dst
|
|
|
|
|
* %rdx: src
|
|
|
|
|
*/
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_BEGIN
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
|
|
|
|
movq %rsi, %r11;
|
|
|
|
|
|
|
|
|
|
load_8way(%rdx, RA1, RB1, RC1, RD1, RA2, RB2, RC2, RD2);
|
|
|
|
|
|
|
|
|
|
call __twofish_enc_blk8;
|
|
|
|
|
|
|
|
|
|
store_8way(%r11, RC1, RD1, RA1, RB1, RC2, RD2, RA2, RB2);
|
|
|
|
|
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_END
|
2012-10-20 19:06:46 +07:00
|
|
|
|
ret;
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_END(twofish_ecb_enc_8way)
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_START(twofish_ecb_dec_8way)
|
2012-10-20 19:06:46 +07:00
|
|
|
|
/* input:
|
|
|
|
|
* %rdi: ctx, CTX
|
|
|
|
|
* %rsi: dst
|
|
|
|
|
* %rdx: src
|
|
|
|
|
*/
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_BEGIN
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
|
|
|
|
movq %rsi, %r11;
|
|
|
|
|
|
|
|
|
|
load_8way(%rdx, RC1, RD1, RA1, RB1, RC2, RD2, RA2, RB2);
|
|
|
|
|
|
|
|
|
|
call __twofish_dec_blk8;
|
|
|
|
|
|
|
|
|
|
store_8way(%r11, RA1, RB1, RC1, RD1, RA2, RB2, RC2, RD2);
|
|
|
|
|
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_END
|
2012-10-20 19:06:46 +07:00
|
|
|
|
ret;
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_END(twofish_ecb_dec_8way)
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_START(twofish_cbc_dec_8way)
|
2012-10-20 19:06:46 +07:00
|
|
|
|
/* input:
|
|
|
|
|
* %rdi: ctx, CTX
|
|
|
|
|
* %rsi: dst
|
|
|
|
|
* %rdx: src
|
|
|
|
|
*/
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_BEGIN
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
|
|
|
|
pushq %r12;
|
|
|
|
|
|
|
|
|
|
movq %rsi, %r11;
|
|
|
|
|
movq %rdx, %r12;
|
|
|
|
|
|
|
|
|
|
load_8way(%rdx, RC1, RD1, RA1, RB1, RC2, RD2, RA2, RB2);
|
|
|
|
|
|
|
|
|
|
call __twofish_dec_blk8;
|
|
|
|
|
|
|
|
|
|
store_cbc_8way(%r12, %r11, RA1, RB1, RC1, RD1, RA2, RB2, RC2, RD2);
|
|
|
|
|
|
|
|
|
|
popq %r12;
|
|
|
|
|
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_END
|
2012-10-20 19:06:46 +07:00
|
|
|
|
ret;
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_END(twofish_cbc_dec_8way)
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_START(twofish_ctr_8way)
|
2012-10-20 19:06:46 +07:00
|
|
|
|
/* input:
|
|
|
|
|
* %rdi: ctx, CTX
|
|
|
|
|
* %rsi: dst
|
|
|
|
|
* %rdx: src
|
|
|
|
|
* %rcx: iv (little endian, 128bit)
|
|
|
|
|
*/
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_BEGIN
|
2012-10-20 19:06:46 +07:00
|
|
|
|
|
|
|
|
|
pushq %r12;
|
|
|
|
|
|
|
|
|
|
movq %rsi, %r11;
|
|
|
|
|
movq %rdx, %r12;
|
|
|
|
|
|
|
|
|
|
load_ctr_8way(%rcx, .Lbswap128_mask, RA1, RB1, RC1, RD1, RA2, RB2, RC2,
|
|
|
|
|
RD2, RX0, RX1, RY0);
|
|
|
|
|
|
|
|
|
|
call __twofish_enc_blk8;
|
|
|
|
|
|
|
|
|
|
store_ctr_8way(%r12, %r11, RC1, RD1, RA1, RB1, RC2, RD2, RA2, RB2);
|
|
|
|
|
|
|
|
|
|
popq %r12;
|
2012-05-28 20:54:24 +07:00
|
|
|
|
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_END
|
2012-05-28 20:54:24 +07:00
|
|
|
|
ret;
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_END(twofish_ctr_8way)
|
2013-04-09 01:51:00 +07:00
|
|
|
|
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_START(twofish_xts_enc_8way)
|
2013-04-09 01:51:00 +07:00
|
|
|
|
/* input:
|
|
|
|
|
* %rdi: ctx, CTX
|
|
|
|
|
* %rsi: dst
|
|
|
|
|
* %rdx: src
|
|
|
|
|
* %rcx: iv (t ⊕ αⁿ ∈ GF(2¹²⁸))
|
|
|
|
|
*/
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_BEGIN
|
2013-04-09 01:51:00 +07:00
|
|
|
|
|
|
|
|
|
movq %rsi, %r11;
|
|
|
|
|
|
|
|
|
|
/* regs <= src, dst <= IVs, regs <= regs xor IVs */
|
|
|
|
|
load_xts_8way(%rcx, %rdx, %rsi, RA1, RB1, RC1, RD1, RA2, RB2, RC2, RD2,
|
|
|
|
|
RX0, RX1, RY0, .Lxts_gf128mul_and_shl1_mask);
|
|
|
|
|
|
|
|
|
|
call __twofish_enc_blk8;
|
|
|
|
|
|
|
|
|
|
/* dst <= regs xor IVs(in dst) */
|
|
|
|
|
store_xts_8way(%r11, RC1, RD1, RA1, RB1, RC2, RD2, RA2, RB2);
|
|
|
|
|
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_END
|
2013-04-09 01:51:00 +07:00
|
|
|
|
ret;
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_END(twofish_xts_enc_8way)
|
2013-04-09 01:51:00 +07:00
|
|
|
|
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_START(twofish_xts_dec_8way)
|
2013-04-09 01:51:00 +07:00
|
|
|
|
/* input:
|
|
|
|
|
* %rdi: ctx, CTX
|
|
|
|
|
* %rsi: dst
|
|
|
|
|
* %rdx: src
|
|
|
|
|
* %rcx: iv (t ⊕ αⁿ ∈ GF(2¹²⁸))
|
|
|
|
|
*/
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_BEGIN
|
2013-04-09 01:51:00 +07:00
|
|
|
|
|
|
|
|
|
movq %rsi, %r11;
|
|
|
|
|
|
|
|
|
|
/* regs <= src, dst <= IVs, regs <= regs xor IVs */
|
|
|
|
|
load_xts_8way(%rcx, %rdx, %rsi, RC1, RD1, RA1, RB1, RC2, RD2, RA2, RB2,
|
|
|
|
|
RX0, RX1, RY0, .Lxts_gf128mul_and_shl1_mask);
|
|
|
|
|
|
|
|
|
|
call __twofish_dec_blk8;
|
|
|
|
|
|
|
|
|
|
/* dst <= regs xor IVs(in dst) */
|
|
|
|
|
store_xts_8way(%r11, RA1, RB1, RC1, RD1, RA2, RB2, RC2, RD2);
|
|
|
|
|
|
2016-01-22 05:49:19 +07:00
|
|
|
|
FRAME_END
|
2013-04-09 01:51:00 +07:00
|
|
|
|
ret;
|
2019-10-11 18:51:04 +07:00
|
|
|
|
SYM_FUNC_END(twofish_xts_dec_8way)
|