2012-03-29 00:30:02 +07:00
|
|
|
#ifndef _ASM_POWERPC_CMPXCHG_H_
|
|
|
|
#define _ASM_POWERPC_CMPXCHG_H_
|
|
|
|
|
|
|
|
#ifdef __KERNEL__
|
|
|
|
#include <linux/compiler.h>
|
|
|
|
#include <asm/synch.h>
|
|
|
|
#include <asm/asm-compat.h>
|
2016-02-23 18:05:01 +07:00
|
|
|
#include <linux/bug.h>
|
2012-03-29 00:30:02 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Atomic exchange
|
|
|
|
*
|
2015-12-15 21:24:16 +07:00
|
|
|
* Changes the memory location '*p' to be val and returns
|
2012-03-29 00:30:02 +07:00
|
|
|
* the previous value stored there.
|
|
|
|
*/
|
2015-12-15 21:24:16 +07:00
|
|
|
|
2012-03-29 00:30:02 +07:00
|
|
|
static __always_inline unsigned long
|
2015-12-15 21:24:16 +07:00
|
|
|
__xchg_u32_local(volatile void *p, unsigned long val)
|
2012-03-29 00:30:02 +07:00
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__(
|
|
|
|
"1: lwarx %0,0,%2 \n"
|
|
|
|
PPC405_ERR77(0,%2)
|
|
|
|
" stwcx. %3,0,%2 \n\
|
|
|
|
bne- 1b"
|
|
|
|
: "=&r" (prev), "+m" (*(volatile unsigned int *)p)
|
|
|
|
: "r" (p), "r" (val)
|
|
|
|
: "cc", "memory");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
2015-12-15 21:24:16 +07:00
|
|
|
__xchg_u32_relaxed(u32 *p, unsigned long val)
|
2012-03-29 00:30:02 +07:00
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__(
|
2015-12-15 21:24:16 +07:00
|
|
|
"1: lwarx %0,0,%2\n"
|
|
|
|
PPC405_ERR77(0, %2)
|
|
|
|
" stwcx. %3,0,%2\n"
|
|
|
|
" bne- 1b"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
2012-03-29 00:30:02 +07:00
|
|
|
: "r" (p), "r" (val)
|
2015-12-15 21:24:16 +07:00
|
|
|
: "cc");
|
2012-03-29 00:30:02 +07:00
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
static __always_inline unsigned long
|
2015-12-15 21:24:16 +07:00
|
|
|
__xchg_u64_local(volatile void *p, unsigned long val)
|
2012-03-29 00:30:02 +07:00
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__(
|
|
|
|
"1: ldarx %0,0,%2 \n"
|
|
|
|
PPC405_ERR77(0,%2)
|
|
|
|
" stdcx. %3,0,%2 \n\
|
|
|
|
bne- 1b"
|
|
|
|
: "=&r" (prev), "+m" (*(volatile unsigned long *)p)
|
|
|
|
: "r" (p), "r" (val)
|
|
|
|
: "cc", "memory");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
2015-12-15 21:24:16 +07:00
|
|
|
__xchg_u64_relaxed(u64 *p, unsigned long val)
|
2012-03-29 00:30:02 +07:00
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__(
|
2015-12-15 21:24:16 +07:00
|
|
|
"1: ldarx %0,0,%2\n"
|
|
|
|
PPC405_ERR77(0, %2)
|
|
|
|
" stdcx. %3,0,%2\n"
|
|
|
|
" bne- 1b"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
2012-03-29 00:30:02 +07:00
|
|
|
: "r" (p), "r" (val)
|
2015-12-15 21:24:16 +07:00
|
|
|
: "cc");
|
2012-03-29 00:30:02 +07:00
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
2015-12-15 21:24:16 +07:00
|
|
|
__xchg_local(volatile void *ptr, unsigned long x, unsigned int size)
|
2012-03-29 00:30:02 +07:00
|
|
|
{
|
|
|
|
switch (size) {
|
|
|
|
case 4:
|
2015-12-15 21:24:16 +07:00
|
|
|
return __xchg_u32_local(ptr, x);
|
2012-03-29 00:30:02 +07:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
case 8:
|
2015-12-15 21:24:16 +07:00
|
|
|
return __xchg_u64_local(ptr, x);
|
2012-03-29 00:30:02 +07:00
|
|
|
#endif
|
|
|
|
}
|
2016-02-23 18:05:01 +07:00
|
|
|
BUILD_BUG_ON_MSG(1, "Unsupported size for __xchg");
|
2012-03-29 00:30:02 +07:00
|
|
|
return x;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
2015-12-15 21:24:16 +07:00
|
|
|
__xchg_relaxed(void *ptr, unsigned long x, unsigned int size)
|
2012-03-29 00:30:02 +07:00
|
|
|
{
|
|
|
|
switch (size) {
|
|
|
|
case 4:
|
2015-12-15 21:24:16 +07:00
|
|
|
return __xchg_u32_relaxed(ptr, x);
|
2012-03-29 00:30:02 +07:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
case 8:
|
2015-12-15 21:24:16 +07:00
|
|
|
return __xchg_u64_relaxed(ptr, x);
|
2012-03-29 00:30:02 +07:00
|
|
|
#endif
|
|
|
|
}
|
2016-02-23 18:05:01 +07:00
|
|
|
BUILD_BUG_ON_MSG(1, "Unsupported size for __xchg_local");
|
2012-03-29 00:30:02 +07:00
|
|
|
return x;
|
|
|
|
}
|
|
|
|
#define xchg_local(ptr,x) \
|
|
|
|
({ \
|
|
|
|
__typeof__(*(ptr)) _x_ = (x); \
|
|
|
|
(__typeof__(*(ptr))) __xchg_local((ptr), \
|
|
|
|
(unsigned long)_x_, sizeof(*(ptr))); \
|
|
|
|
})
|
|
|
|
|
2015-12-15 21:24:16 +07:00
|
|
|
#define xchg_relaxed(ptr, x) \
|
|
|
|
({ \
|
|
|
|
__typeof__(*(ptr)) _x_ = (x); \
|
|
|
|
(__typeof__(*(ptr))) __xchg_relaxed((ptr), \
|
|
|
|
(unsigned long)_x_, sizeof(*(ptr))); \
|
|
|
|
})
|
2012-03-29 00:30:02 +07:00
|
|
|
/*
|
|
|
|
* Compare and exchange - if *p == old, set it to new,
|
|
|
|
* and return the old value of *p.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
|
|
|
|
{
|
|
|
|
unsigned int prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
powerpc: Make {cmp}xchg* and their atomic_ versions fully ordered
According to memory-barriers.txt, xchg*, cmpxchg* and their atomic_
versions all need to be fully ordered, however they are now just
RELEASE+ACQUIRE, which are not fully ordered.
So also replace PPC_RELEASE_BARRIER and PPC_ACQUIRE_BARRIER with
PPC_ATOMIC_ENTRY_BARRIER and PPC_ATOMIC_EXIT_BARRIER in
__{cmp,}xchg_{u32,u64} respectively to guarantee fully ordered semantics
of atomic{,64}_{cmp,}xchg() and {cmp,}xchg(), as a complement of commit
b97021f85517 ("powerpc: Fix atomic_xxx_return barrier semantics")
This patch depends on patch "powerpc: Make value-returning atomics fully
ordered" for PPC_ATOMIC_ENTRY_BARRIER definition.
Cc: stable@vger.kernel.org # 3.2+
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Reviewed-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Acked-by: Peter Zijlstra (Intel) <peterz@infradead.org>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-11-02 08:30:32 +07:00
|
|
|
PPC_ATOMIC_ENTRY_BARRIER
|
2012-03-29 00:30:02 +07:00
|
|
|
"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
|
|
|
|
cmpw 0,%0,%3\n\
|
|
|
|
bne- 2f\n"
|
|
|
|
PPC405_ERR77(0,%2)
|
|
|
|
" stwcx. %4,0,%2\n\
|
|
|
|
bne- 1b"
|
powerpc: Make {cmp}xchg* and their atomic_ versions fully ordered
According to memory-barriers.txt, xchg*, cmpxchg* and their atomic_
versions all need to be fully ordered, however they are now just
RELEASE+ACQUIRE, which are not fully ordered.
So also replace PPC_RELEASE_BARRIER and PPC_ACQUIRE_BARRIER with
PPC_ATOMIC_ENTRY_BARRIER and PPC_ATOMIC_EXIT_BARRIER in
__{cmp,}xchg_{u32,u64} respectively to guarantee fully ordered semantics
of atomic{,64}_{cmp,}xchg() and {cmp,}xchg(), as a complement of commit
b97021f85517 ("powerpc: Fix atomic_xxx_return barrier semantics")
This patch depends on patch "powerpc: Make value-returning atomics fully
ordered" for PPC_ATOMIC_ENTRY_BARRIER definition.
Cc: stable@vger.kernel.org # 3.2+
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Reviewed-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Acked-by: Peter Zijlstra (Intel) <peterz@infradead.org>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-11-02 08:30:32 +07:00
|
|
|
PPC_ATOMIC_EXIT_BARRIER
|
2012-03-29 00:30:02 +07:00
|
|
|
"\n\
|
|
|
|
2:"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
|
|
|
: "r" (p), "r" (old), "r" (new)
|
|
|
|
: "cc", "memory");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_u32_local(volatile unsigned int *p, unsigned long old,
|
|
|
|
unsigned long new)
|
|
|
|
{
|
|
|
|
unsigned int prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
|
|
|
|
cmpw 0,%0,%3\n\
|
|
|
|
bne- 2f\n"
|
|
|
|
PPC405_ERR77(0,%2)
|
|
|
|
" stwcx. %4,0,%2\n\
|
|
|
|
bne- 1b"
|
|
|
|
"\n\
|
|
|
|
2:"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
|
|
|
: "r" (p), "r" (old), "r" (new)
|
|
|
|
: "cc", "memory");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
powerpc: atomic: Implement acquire/release/relaxed variants for cmpxchg
Implement cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed, based on
which _release variants can be built.
To avoid superfluous barriers in _acquire variants, we implement these
operations with assembly code rather use __atomic_op_acquire() to build
them automatically.
For the same reason, we keep the assembly implementation of fully
ordered cmpxchg operations.
However, we don't do the similar for _release, because that will require
putting barriers in the middle of ll/sc loops, which is probably a bad
idea.
Note cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed are not
compiler barriers.
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-12-15 21:24:17 +07:00
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_u32_relaxed(u32 *p, unsigned long old, unsigned long new)
|
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"1: lwarx %0,0,%2 # __cmpxchg_u32_relaxed\n"
|
|
|
|
" cmpw 0,%0,%3\n"
|
|
|
|
" bne- 2f\n"
|
|
|
|
PPC405_ERR77(0, %2)
|
|
|
|
" stwcx. %4,0,%2\n"
|
|
|
|
" bne- 1b\n"
|
|
|
|
"2:"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
|
|
|
: "r" (p), "r" (old), "r" (new)
|
|
|
|
: "cc");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* cmpxchg family don't have order guarantee if cmp part fails, therefore we
|
|
|
|
* can avoid superfluous barriers if we use assembly code to implement
|
|
|
|
* cmpxchg() and cmpxchg_acquire(), however we don't do the similar for
|
|
|
|
* cmpxchg_release() because that will result in putting a barrier in the
|
|
|
|
* middle of a ll/sc loop, which is probably a bad idea. For example, this
|
|
|
|
* might cause the conditional store more likely to fail.
|
|
|
|
*/
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_u32_acquire(u32 *p, unsigned long old, unsigned long new)
|
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"1: lwarx %0,0,%2 # __cmpxchg_u32_acquire\n"
|
|
|
|
" cmpw 0,%0,%3\n"
|
|
|
|
" bne- 2f\n"
|
|
|
|
PPC405_ERR77(0, %2)
|
|
|
|
" stwcx. %4,0,%2\n"
|
|
|
|
" bne- 1b\n"
|
|
|
|
PPC_ACQUIRE_BARRIER
|
|
|
|
"\n"
|
|
|
|
"2:"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
|
|
|
: "r" (p), "r" (old), "r" (new)
|
|
|
|
: "cc", "memory");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
2012-03-29 00:30:02 +07:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
|
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
powerpc: Make {cmp}xchg* and their atomic_ versions fully ordered
According to memory-barriers.txt, xchg*, cmpxchg* and their atomic_
versions all need to be fully ordered, however they are now just
RELEASE+ACQUIRE, which are not fully ordered.
So also replace PPC_RELEASE_BARRIER and PPC_ACQUIRE_BARRIER with
PPC_ATOMIC_ENTRY_BARRIER and PPC_ATOMIC_EXIT_BARRIER in
__{cmp,}xchg_{u32,u64} respectively to guarantee fully ordered semantics
of atomic{,64}_{cmp,}xchg() and {cmp,}xchg(), as a complement of commit
b97021f85517 ("powerpc: Fix atomic_xxx_return barrier semantics")
This patch depends on patch "powerpc: Make value-returning atomics fully
ordered" for PPC_ATOMIC_ENTRY_BARRIER definition.
Cc: stable@vger.kernel.org # 3.2+
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Reviewed-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Acked-by: Peter Zijlstra (Intel) <peterz@infradead.org>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-11-02 08:30:32 +07:00
|
|
|
PPC_ATOMIC_ENTRY_BARRIER
|
2012-03-29 00:30:02 +07:00
|
|
|
"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
|
|
|
|
cmpd 0,%0,%3\n\
|
|
|
|
bne- 2f\n\
|
|
|
|
stdcx. %4,0,%2\n\
|
|
|
|
bne- 1b"
|
powerpc: Make {cmp}xchg* and their atomic_ versions fully ordered
According to memory-barriers.txt, xchg*, cmpxchg* and their atomic_
versions all need to be fully ordered, however they are now just
RELEASE+ACQUIRE, which are not fully ordered.
So also replace PPC_RELEASE_BARRIER and PPC_ACQUIRE_BARRIER with
PPC_ATOMIC_ENTRY_BARRIER and PPC_ATOMIC_EXIT_BARRIER in
__{cmp,}xchg_{u32,u64} respectively to guarantee fully ordered semantics
of atomic{,64}_{cmp,}xchg() and {cmp,}xchg(), as a complement of commit
b97021f85517 ("powerpc: Fix atomic_xxx_return barrier semantics")
This patch depends on patch "powerpc: Make value-returning atomics fully
ordered" for PPC_ATOMIC_ENTRY_BARRIER definition.
Cc: stable@vger.kernel.org # 3.2+
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Reviewed-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Acked-by: Peter Zijlstra (Intel) <peterz@infradead.org>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-11-02 08:30:32 +07:00
|
|
|
PPC_ATOMIC_EXIT_BARRIER
|
2012-03-29 00:30:02 +07:00
|
|
|
"\n\
|
|
|
|
2:"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
|
|
|
: "r" (p), "r" (old), "r" (new)
|
|
|
|
: "cc", "memory");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_u64_local(volatile unsigned long *p, unsigned long old,
|
|
|
|
unsigned long new)
|
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
|
|
|
|
cmpd 0,%0,%3\n\
|
|
|
|
bne- 2f\n\
|
|
|
|
stdcx. %4,0,%2\n\
|
|
|
|
bne- 1b"
|
|
|
|
"\n\
|
|
|
|
2:"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
|
|
|
: "r" (p), "r" (old), "r" (new)
|
|
|
|
: "cc", "memory");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
powerpc: atomic: Implement acquire/release/relaxed variants for cmpxchg
Implement cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed, based on
which _release variants can be built.
To avoid superfluous barriers in _acquire variants, we implement these
operations with assembly code rather use __atomic_op_acquire() to build
them automatically.
For the same reason, we keep the assembly implementation of fully
ordered cmpxchg operations.
However, we don't do the similar for _release, because that will require
putting barriers in the middle of ll/sc loops, which is probably a bad
idea.
Note cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed are not
compiler barriers.
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-12-15 21:24:17 +07:00
|
|
|
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_u64_relaxed(u64 *p, unsigned long old, unsigned long new)
|
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"1: ldarx %0,0,%2 # __cmpxchg_u64_relaxed\n"
|
|
|
|
" cmpd 0,%0,%3\n"
|
|
|
|
" bne- 2f\n"
|
|
|
|
" stdcx. %4,0,%2\n"
|
|
|
|
" bne- 1b\n"
|
|
|
|
"2:"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
|
|
|
: "r" (p), "r" (old), "r" (new)
|
|
|
|
: "cc");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_u64_acquire(u64 *p, unsigned long old, unsigned long new)
|
|
|
|
{
|
|
|
|
unsigned long prev;
|
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"1: ldarx %0,0,%2 # __cmpxchg_u64_acquire\n"
|
|
|
|
" cmpd 0,%0,%3\n"
|
|
|
|
" bne- 2f\n"
|
|
|
|
" stdcx. %4,0,%2\n"
|
|
|
|
" bne- 1b\n"
|
|
|
|
PPC_ACQUIRE_BARRIER
|
|
|
|
"\n"
|
|
|
|
"2:"
|
|
|
|
: "=&r" (prev), "+m" (*p)
|
|
|
|
: "r" (p), "r" (old), "r" (new)
|
|
|
|
: "cc", "memory");
|
|
|
|
|
|
|
|
return prev;
|
|
|
|
}
|
2012-03-29 00:30:02 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
switch (size) {
|
|
|
|
case 4:
|
|
|
|
return __cmpxchg_u32(ptr, old, new);
|
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
case 8:
|
|
|
|
return __cmpxchg_u64(ptr, old, new);
|
|
|
|
#endif
|
|
|
|
}
|
2016-02-23 18:05:01 +07:00
|
|
|
BUILD_BUG_ON_MSG(1, "Unsupported size for __cmpxchg");
|
2012-03-29 00:30:02 +07:00
|
|
|
return old;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
switch (size) {
|
|
|
|
case 4:
|
|
|
|
return __cmpxchg_u32_local(ptr, old, new);
|
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
case 8:
|
|
|
|
return __cmpxchg_u64_local(ptr, old, new);
|
|
|
|
#endif
|
|
|
|
}
|
2016-02-23 18:05:01 +07:00
|
|
|
BUILD_BUG_ON_MSG(1, "Unsupported size for __cmpxchg_local");
|
2012-03-29 00:30:02 +07:00
|
|
|
return old;
|
|
|
|
}
|
|
|
|
|
powerpc: atomic: Implement acquire/release/relaxed variants for cmpxchg
Implement cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed, based on
which _release variants can be built.
To avoid superfluous barriers in _acquire variants, we implement these
operations with assembly code rather use __atomic_op_acquire() to build
them automatically.
For the same reason, we keep the assembly implementation of fully
ordered cmpxchg operations.
However, we don't do the similar for _release, because that will require
putting barriers in the middle of ll/sc loops, which is probably a bad
idea.
Note cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed are not
compiler barriers.
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-12-15 21:24:17 +07:00
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_relaxed(void *ptr, unsigned long old, unsigned long new,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
switch (size) {
|
|
|
|
case 4:
|
|
|
|
return __cmpxchg_u32_relaxed(ptr, old, new);
|
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
case 8:
|
|
|
|
return __cmpxchg_u64_relaxed(ptr, old, new);
|
|
|
|
#endif
|
|
|
|
}
|
2016-02-23 18:05:01 +07:00
|
|
|
BUILD_BUG_ON_MSG(1, "Unsupported size for __cmpxchg_relaxed");
|
powerpc: atomic: Implement acquire/release/relaxed variants for cmpxchg
Implement cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed, based on
which _release variants can be built.
To avoid superfluous barriers in _acquire variants, we implement these
operations with assembly code rather use __atomic_op_acquire() to build
them automatically.
For the same reason, we keep the assembly implementation of fully
ordered cmpxchg operations.
However, we don't do the similar for _release, because that will require
putting barriers in the middle of ll/sc loops, which is probably a bad
idea.
Note cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed are not
compiler barriers.
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-12-15 21:24:17 +07:00
|
|
|
return old;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __always_inline unsigned long
|
|
|
|
__cmpxchg_acquire(void *ptr, unsigned long old, unsigned long new,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
switch (size) {
|
|
|
|
case 4:
|
|
|
|
return __cmpxchg_u32_acquire(ptr, old, new);
|
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
case 8:
|
|
|
|
return __cmpxchg_u64_acquire(ptr, old, new);
|
|
|
|
#endif
|
|
|
|
}
|
2016-02-23 18:05:01 +07:00
|
|
|
BUILD_BUG_ON_MSG(1, "Unsupported size for __cmpxchg_acquire");
|
powerpc: atomic: Implement acquire/release/relaxed variants for cmpxchg
Implement cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed, based on
which _release variants can be built.
To avoid superfluous barriers in _acquire variants, we implement these
operations with assembly code rather use __atomic_op_acquire() to build
them automatically.
For the same reason, we keep the assembly implementation of fully
ordered cmpxchg operations.
However, we don't do the similar for _release, because that will require
putting barriers in the middle of ll/sc loops, which is probably a bad
idea.
Note cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed are not
compiler barriers.
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-12-15 21:24:17 +07:00
|
|
|
return old;
|
|
|
|
}
|
2012-03-29 00:30:02 +07:00
|
|
|
#define cmpxchg(ptr, o, n) \
|
|
|
|
({ \
|
|
|
|
__typeof__(*(ptr)) _o_ = (o); \
|
|
|
|
__typeof__(*(ptr)) _n_ = (n); \
|
|
|
|
(__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
|
|
|
|
(unsigned long)_n_, sizeof(*(ptr))); \
|
|
|
|
})
|
|
|
|
|
|
|
|
|
|
|
|
#define cmpxchg_local(ptr, o, n) \
|
|
|
|
({ \
|
|
|
|
__typeof__(*(ptr)) _o_ = (o); \
|
|
|
|
__typeof__(*(ptr)) _n_ = (n); \
|
|
|
|
(__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \
|
|
|
|
(unsigned long)_n_, sizeof(*(ptr))); \
|
|
|
|
})
|
|
|
|
|
powerpc: atomic: Implement acquire/release/relaxed variants for cmpxchg
Implement cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed, based on
which _release variants can be built.
To avoid superfluous barriers in _acquire variants, we implement these
operations with assembly code rather use __atomic_op_acquire() to build
them automatically.
For the same reason, we keep the assembly implementation of fully
ordered cmpxchg operations.
However, we don't do the similar for _release, because that will require
putting barriers in the middle of ll/sc loops, which is probably a bad
idea.
Note cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed are not
compiler barriers.
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-12-15 21:24:17 +07:00
|
|
|
#define cmpxchg_relaxed(ptr, o, n) \
|
|
|
|
({ \
|
|
|
|
__typeof__(*(ptr)) _o_ = (o); \
|
|
|
|
__typeof__(*(ptr)) _n_ = (n); \
|
|
|
|
(__typeof__(*(ptr))) __cmpxchg_relaxed((ptr), \
|
|
|
|
(unsigned long)_o_, (unsigned long)_n_, \
|
|
|
|
sizeof(*(ptr))); \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define cmpxchg_acquire(ptr, o, n) \
|
|
|
|
({ \
|
|
|
|
__typeof__(*(ptr)) _o_ = (o); \
|
|
|
|
__typeof__(*(ptr)) _n_ = (n); \
|
|
|
|
(__typeof__(*(ptr))) __cmpxchg_acquire((ptr), \
|
|
|
|
(unsigned long)_o_, (unsigned long)_n_, \
|
|
|
|
sizeof(*(ptr))); \
|
|
|
|
})
|
2012-03-29 00:30:02 +07:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
#define cmpxchg64(ptr, o, n) \
|
|
|
|
({ \
|
|
|
|
BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
|
|
|
|
cmpxchg((ptr), (o), (n)); \
|
|
|
|
})
|
|
|
|
#define cmpxchg64_local(ptr, o, n) \
|
|
|
|
({ \
|
|
|
|
BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
|
|
|
|
cmpxchg_local((ptr), (o), (n)); \
|
|
|
|
})
|
powerpc: atomic: Implement acquire/release/relaxed variants for cmpxchg
Implement cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed, based on
which _release variants can be built.
To avoid superfluous barriers in _acquire variants, we implement these
operations with assembly code rather use __atomic_op_acquire() to build
them automatically.
For the same reason, we keep the assembly implementation of fully
ordered cmpxchg operations.
However, we don't do the similar for _release, because that will require
putting barriers in the middle of ll/sc loops, which is probably a bad
idea.
Note cmpxchg{,64}_relaxed and atomic{,64}_cmpxchg_relaxed are not
compiler barriers.
Signed-off-by: Boqun Feng <boqun.feng@gmail.com>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
2015-12-15 21:24:17 +07:00
|
|
|
#define cmpxchg64_relaxed(ptr, o, n) \
|
|
|
|
({ \
|
|
|
|
BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
|
|
|
|
cmpxchg_relaxed((ptr), (o), (n)); \
|
|
|
|
})
|
|
|
|
#define cmpxchg64_acquire(ptr, o, n) \
|
|
|
|
({ \
|
|
|
|
BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
|
|
|
|
cmpxchg_acquire((ptr), (o), (n)); \
|
|
|
|
})
|
2012-03-29 00:30:02 +07:00
|
|
|
#else
|
|
|
|
#include <asm-generic/cmpxchg-local.h>
|
|
|
|
#define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* __KERNEL__ */
|
|
|
|
#endif /* _ASM_POWERPC_CMPXCHG_H_ */
|