2019-06-04 15:11:33 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mm/tlb-v6.S
|
|
|
|
*
|
|
|
|
* Copyright (C) 1997-2002 Russell King
|
|
|
|
*
|
|
|
|
* ARM architecture version 6 TLB handling functions.
|
|
|
|
* These assume a split I/D TLB.
|
|
|
|
*/
|
2009-04-28 01:02:22 +07:00
|
|
|
#include <linux/init.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <linux/linkage.h>
|
2005-09-10 02:08:59 +07:00
|
|
|
#include <asm/asm-offsets.h>
|
2014-06-30 22:29:12 +07:00
|
|
|
#include <asm/assembler.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/tlbflush.h>
|
|
|
|
#include "proc-macros.S"
|
|
|
|
|
|
|
|
#define HARVARD_TLB
|
|
|
|
|
|
|
|
/*
|
|
|
|
* v6wbi_flush_user_tlb_range(start, end, vma)
|
|
|
|
*
|
|
|
|
* Invalidate a range of TLB entries in the specified address space.
|
|
|
|
*
|
|
|
|
* - start - start address (may not be aligned)
|
|
|
|
* - end - end address (exclusive, may not be aligned)
|
|
|
|
* - vma - vma_struct describing address range
|
|
|
|
*
|
|
|
|
* It is assumed that:
|
|
|
|
* - the "Invalidate single entry" instruction will invalidate
|
|
|
|
* both the I and the D TLBs on Harvard-style TLBs
|
|
|
|
*/
|
|
|
|
ENTRY(v6wbi_flush_user_tlb_range)
|
|
|
|
vma_vm_mm r3, r2 @ get vma->vm_mm
|
|
|
|
mov ip, #0
|
|
|
|
mmid r3, r3 @ get vm_mm->context.id
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain write buffer
|
|
|
|
mov r0, r0, lsr #PAGE_SHIFT @ align address
|
|
|
|
mov r1, r1, lsr #PAGE_SHIFT
|
|
|
|
asid r3, r3 @ mask ASID
|
|
|
|
orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
|
|
|
|
mov r1, r1, lsl #PAGE_SHIFT
|
|
|
|
vma_vm_flags r2, r2 @ get vma->vm_flags
|
|
|
|
1:
|
|
|
|
#ifdef HARVARD_TLB
|
|
|
|
mcr p15, 0, r0, c8, c6, 1 @ TLB invalidate D MVA (was 1)
|
|
|
|
tst r2, #VM_EXEC @ Executable area ?
|
|
|
|
mcrne p15, 0, r0, c8, c5, 1 @ TLB invalidate I MVA (was 1)
|
|
|
|
#else
|
|
|
|
mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate MVA (was 1)
|
|
|
|
#endif
|
|
|
|
add r0, r0, #PAGE_SZ
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
2007-02-05 20:47:51 +07:00
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ data synchronization barrier
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* v6wbi_flush_kern_tlb_range(start,end)
|
|
|
|
*
|
|
|
|
* Invalidate a range of kernel TLB entries
|
|
|
|
*
|
|
|
|
* - start - start address (may not be aligned)
|
|
|
|
* - end - end address (exclusive, may not be aligned)
|
|
|
|
*/
|
|
|
|
ENTRY(v6wbi_flush_kern_tlb_range)
|
|
|
|
mov r2, #0
|
|
|
|
mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
|
|
|
|
mov r0, r0, lsr #PAGE_SHIFT @ align address
|
|
|
|
mov r1, r1, lsr #PAGE_SHIFT
|
|
|
|
mov r0, r0, lsl #PAGE_SHIFT
|
|
|
|
mov r1, r1, lsl #PAGE_SHIFT
|
|
|
|
1:
|
|
|
|
#ifdef HARVARD_TLB
|
|
|
|
mcr p15, 0, r0, c8, c6, 1 @ TLB invalidate D MVA
|
|
|
|
mcr p15, 0, r0, c8, c5, 1 @ TLB invalidate I MVA
|
|
|
|
#else
|
|
|
|
mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate MVA
|
|
|
|
#endif
|
|
|
|
add r0, r0, #PAGE_SZ
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
2006-03-07 21:42:27 +07:00
|
|
|
mcr p15, 0, r2, c7, c10, 4 @ data synchronization barrier
|
2011-07-05 15:01:13 +07:00
|
|
|
mcr p15, 0, r2, c7, c5, 4 @ prefetch flush (isb)
|
2014-06-30 22:29:12 +07:00
|
|
|
ret lr
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2009-04-28 01:02:22 +07:00
|
|
|
__INIT
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2011-06-23 23:31:01 +07:00
|
|
|
/* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */
|
|
|
|
define_tlb_functions v6wbi, v6wbi_tlb_flags
|