2013-01-21 06:43:10 +07:00
|
|
|
#include <linux/module.h>
|
2010-11-21 18:41:57 +07:00
|
|
|
#include <linux/kernel.h>
|
2013-01-21 06:43:10 +07:00
|
|
|
#include <linux/slab.h>
|
2010-11-21 18:41:57 +07:00
|
|
|
|
|
|
|
#include <asm/cputype.h>
|
2011-09-30 17:43:29 +07:00
|
|
|
#include <asm/idmap.h>
|
2010-11-21 18:41:57 +07:00
|
|
|
#include <asm/pgalloc.h>
|
|
|
|
#include <asm/pgtable.h>
|
2011-09-30 17:43:29 +07:00
|
|
|
#include <asm/sections.h>
|
2012-03-29 00:30:01 +07:00
|
|
|
#include <asm/system_info.h>
|
2011-09-30 17:43:29 +07:00
|
|
|
|
2014-07-29 18:18:34 +07:00
|
|
|
/*
|
|
|
|
* Note: accesses outside of the kernel image and the identity map area
|
|
|
|
* are not supported on any CPU using the idmap tables as its current
|
|
|
|
* page tables.
|
|
|
|
*/
|
2011-09-30 17:43:29 +07:00
|
|
|
pgd_t *idmap_pgd;
|
2016-03-15 21:55:03 +07:00
|
|
|
long long arch_phys_to_idmap_offset;
|
2010-11-21 18:41:57 +07:00
|
|
|
|
2011-11-23 00:30:32 +07:00
|
|
|
#ifdef CONFIG_ARM_LPAE
|
|
|
|
static void idmap_add_pmd(pud_t *pud, unsigned long addr, unsigned long end,
|
|
|
|
unsigned long prot)
|
|
|
|
{
|
|
|
|
pmd_t *pmd;
|
|
|
|
unsigned long next;
|
|
|
|
|
|
|
|
if (pud_none_or_clear_bad(pud) || (pud_val(*pud) & L_PGD_SWAPPER)) {
|
|
|
|
pmd = pmd_alloc_one(&init_mm, addr);
|
|
|
|
if (!pmd) {
|
2014-09-17 02:41:43 +07:00
|
|
|
pr_warn("Failed to allocate identity pmd.\n");
|
2011-11-23 00:30:32 +07:00
|
|
|
return;
|
|
|
|
}
|
ARM: 8115/1: LPAE: reduce damage caused by idmap to virtual memory layout
On LPAE, each level 1 (pgd) page table entry maps 1GiB, and the level 2
(pmd) entries map 2MiB.
When the identity mapping is created on LPAE, the pgd pointers are copied
from the swapper_pg_dir. If we find that we need to modify the contents
of a pmd, we allocate a new empty pmd table and insert it into the
appropriate 1GB slot, before then filling it with the identity mapping.
However, if the 1GB slot covers the kernel lowmem mappings, we obliterate
those mappings.
When replacing a PMD, first copy the old PMD contents to the new PMD, so
that we preserve the existing mappings, particularly the mappings of the
kernel itself.
[rewrote commit message and added code comment -- rmk]
Fixes: ae2de101739c ("ARM: LPAE: Add identity mapping support for the 3-level page table format")
Signed-off-by: Konstantin Khlebnikov <k.khlebnikov@samsung.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2014-07-25 15:17:12 +07:00
|
|
|
/*
|
|
|
|
* Copy the original PMD to ensure that the PMD entries for
|
|
|
|
* the kernel image are preserved.
|
|
|
|
*/
|
|
|
|
if (!pud_none(*pud))
|
|
|
|
memcpy(pmd, pmd_offset(pud, 0),
|
|
|
|
PTRS_PER_PMD * sizeof(pmd_t));
|
2011-11-23 00:30:32 +07:00
|
|
|
pud_populate(&init_mm, pud, pmd);
|
|
|
|
pmd += pmd_index(addr);
|
|
|
|
} else
|
|
|
|
pmd = pmd_offset(pud, addr);
|
|
|
|
|
|
|
|
do {
|
|
|
|
next = pmd_addr_end(addr, end);
|
|
|
|
*pmd = __pmd((addr & PMD_MASK) | prot);
|
|
|
|
flush_pmd_entry(pmd);
|
|
|
|
} while (pmd++, addr = next, addr != end);
|
|
|
|
}
|
|
|
|
#else /* !CONFIG_ARM_LPAE */
|
2010-11-21 23:27:49 +07:00
|
|
|
static void idmap_add_pmd(pud_t *pud, unsigned long addr, unsigned long end,
|
2010-11-21 18:48:16 +07:00
|
|
|
unsigned long prot)
|
|
|
|
{
|
2010-11-21 23:27:49 +07:00
|
|
|
pmd_t *pmd = pmd_offset(pud, addr);
|
2010-11-21 18:48:16 +07:00
|
|
|
|
|
|
|
addr = (addr & PMD_MASK) | prot;
|
|
|
|
pmd[0] = __pmd(addr);
|
|
|
|
addr += SECTION_SIZE;
|
|
|
|
pmd[1] = __pmd(addr);
|
|
|
|
flush_pmd_entry(pmd);
|
|
|
|
}
|
2011-11-23 00:30:32 +07:00
|
|
|
#endif /* CONFIG_ARM_LPAE */
|
2010-11-21 18:48:16 +07:00
|
|
|
|
2010-11-21 23:27:49 +07:00
|
|
|
static void idmap_add_pud(pgd_t *pgd, unsigned long addr, unsigned long end,
|
|
|
|
unsigned long prot)
|
|
|
|
{
|
|
|
|
pud_t *pud = pud_offset(pgd, addr);
|
|
|
|
unsigned long next;
|
|
|
|
|
|
|
|
do {
|
|
|
|
next = pud_addr_end(addr, end);
|
|
|
|
idmap_add_pmd(pud, addr, next, prot);
|
|
|
|
} while (pud++, addr = next, addr != end);
|
|
|
|
}
|
|
|
|
|
2013-01-21 06:43:10 +07:00
|
|
|
static void identity_mapping_add(pgd_t *pgd, const char *text_start,
|
|
|
|
const char *text_end, unsigned long prot)
|
2010-11-21 18:41:57 +07:00
|
|
|
{
|
2013-01-21 06:43:10 +07:00
|
|
|
unsigned long addr, end;
|
|
|
|
unsigned long next;
|
|
|
|
|
2013-07-31 23:44:42 +07:00
|
|
|
addr = virt_to_idmap(text_start);
|
|
|
|
end = virt_to_idmap(text_end);
|
2013-07-31 23:44:43 +07:00
|
|
|
pr_info("Setting up static identity map for 0x%lx - 0x%lx\n", addr, end);
|
2013-01-21 06:43:10 +07:00
|
|
|
|
|
|
|
prot |= PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AF;
|
2010-11-21 18:41:57 +07:00
|
|
|
|
ARM: make xscale iwmmxt code multiplatform aware
In a multiplatform configuration, we may end up building a kernel for
both Marvell PJ1 and an ARMv4 CPU implementation. In that case, the
xscale-cp0 code is built with gcc -march=armv4{,t}, which results in a
build error from the coprocessor instructions.
Since we know this code will only have to run on an actual xscale
processor, we can simply build the entire file for ARMv5TE.
Related to this, we need to handle the iWMMXT initialization sequence
differently during boot, to ensure we don't try to touch xscale
specific registers on other CPUs from the xscale_cp0_init initcall.
cpu_is_xscale() used to be hardcoded to '1' in any configuration that
enables any XScale-compatible core, but this breaks once we can have a
combined kernel with MMP1 and something else.
In this patch, I replace the existing cpu_is_xscale() macro with a new
cpu_is_xscale_family() macro that evaluates true for xscale, xsc3 and
mohawk, which makes the behavior more deterministic.
The two existing users of cpu_is_xscale() are modified accordingly,
but slightly change behavior for kernels that enable CPU_MOHAWK without
also enabling CPU_XSCALE or CPU_XSC3. Previously, these would leave leave
PMD_BIT4 in the page tables untouched, now they clear it as we've always
done for kernels that enable both MOHAWK and the support for the older
CPU types.
Since the previous behavior was inconsistent, I assume it was
unintentional.
Signed-off-by: Arnd Bergmann <arnd@arndb.de>
2014-04-15 20:38:39 +07:00
|
|
|
if (cpu_architecture() <= CPU_ARCH_ARMv5TEJ && !cpu_is_xscale_family())
|
2010-11-21 18:41:57 +07:00
|
|
|
prot |= PMD_BIT4;
|
|
|
|
|
2010-11-21 18:48:16 +07:00
|
|
|
pgd += pgd_index(addr);
|
|
|
|
do {
|
|
|
|
next = pgd_addr_end(addr, end);
|
2010-11-21 23:27:49 +07:00
|
|
|
idmap_add_pud(pgd, addr, next, prot);
|
2010-11-21 18:48:16 +07:00
|
|
|
} while (pgd++, addr = next, addr != end);
|
2010-11-21 18:41:57 +07:00
|
|
|
}
|
|
|
|
|
2011-09-30 17:43:29 +07:00
|
|
|
extern char __idmap_text_start[], __idmap_text_end[];
|
|
|
|
|
|
|
|
static int __init init_static_idmap(void)
|
|
|
|
{
|
|
|
|
idmap_pgd = pgd_alloc(&init_mm);
|
|
|
|
if (!idmap_pgd)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2013-01-21 06:43:10 +07:00
|
|
|
identity_mapping_add(idmap_pgd, __idmap_text_start,
|
|
|
|
__idmap_text_end, 0);
|
2011-09-30 17:43:29 +07:00
|
|
|
|
2012-11-09 01:46:07 +07:00
|
|
|
/* Flush L1 for the hardware to see this page table content */
|
|
|
|
flush_cache_louis();
|
|
|
|
|
2013-04-13 01:12:03 +07:00
|
|
|
return 0;
|
2011-09-30 17:43:29 +07:00
|
|
|
}
|
2011-11-23 19:26:25 +07:00
|
|
|
early_initcall(init_static_idmap);
|
2011-09-30 17:43:29 +07:00
|
|
|
|
2010-11-21 18:41:57 +07:00
|
|
|
/*
|
2011-06-08 21:53:34 +07:00
|
|
|
* In order to soft-boot, we need to switch to a 1:1 mapping for the
|
|
|
|
* cpu_reset functions. This will then ensure that we have predictable
|
|
|
|
* results when turning off the mmu.
|
2010-11-21 18:41:57 +07:00
|
|
|
*/
|
2011-11-01 17:15:27 +07:00
|
|
|
void setup_mm_for_reboot(void)
|
2010-11-21 18:41:57 +07:00
|
|
|
{
|
2011-06-08 21:53:34 +07:00
|
|
|
/* Switch to the identity mapping. */
|
|
|
|
cpu_switch_mm(idmap_pgd, &init_mm);
|
2013-02-28 23:48:40 +07:00
|
|
|
local_flush_bp_all();
|
2011-06-08 21:53:34 +07:00
|
|
|
|
2012-11-09 01:46:07 +07:00
|
|
|
#ifdef CONFIG_CPU_HAS_ASID
|
|
|
|
/*
|
|
|
|
* We don't have a clean ASID for the identity mapping, which
|
|
|
|
* may clash with virtual addresses of the previous page tables
|
|
|
|
* and therefore potentially in the TLB.
|
|
|
|
*/
|
2010-11-21 18:41:57 +07:00
|
|
|
local_flush_tlb_all();
|
2012-11-09 01:46:07 +07:00
|
|
|
#endif
|
2010-11-21 18:41:57 +07:00
|
|
|
}
|