2019-05-27 13:55:01 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
2014-12-05 13:26:31 +07:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __DW_HDMI__
|
|
|
|
#define __DW_HDMI__
|
|
|
|
|
2019-10-28 14:19:25 +07:00
|
|
|
#include <sound/hdmi-codec.h>
|
|
|
|
|
2019-01-09 02:29:33 +07:00
|
|
|
struct drm_connector;
|
|
|
|
struct drm_display_mode;
|
|
|
|
struct drm_encoder;
|
2015-03-27 19:50:58 +07:00
|
|
|
struct dw_hdmi;
|
2019-01-09 02:29:33 +07:00
|
|
|
struct platform_device;
|
2015-03-27 19:50:58 +07:00
|
|
|
|
2017-04-04 19:31:57 +07:00
|
|
|
/**
|
|
|
|
* DOC: Supported input formats and encodings
|
|
|
|
*
|
|
|
|
* Depending on the Hardware configuration of the Controller IP, it supports
|
|
|
|
* a subset of the following input formats and encodings on its internal
|
|
|
|
* 48bit bus.
|
|
|
|
*
|
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | Format Name | Format Code | Encodings |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | RGB 4:4:4 8bit | ``MEDIA_BUS_FMT_RGB888_1X24`` | ``V4L2_YCBCR_ENC_DEFAULT`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | RGB 4:4:4 10bits | ``MEDIA_BUS_FMT_RGB101010_1X30`` | ``V4L2_YCBCR_ENC_DEFAULT`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | RGB 4:4:4 12bits | ``MEDIA_BUS_FMT_RGB121212_1X36`` | ``V4L2_YCBCR_ENC_DEFAULT`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | RGB 4:4:4 16bits | ``MEDIA_BUS_FMT_RGB161616_1X48`` | ``V4L2_YCBCR_ENC_DEFAULT`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:4:4 8bit | ``MEDIA_BUS_FMT_YUV8_1X24`` | ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_XV601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_XV709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:4:4 10bits | ``MEDIA_BUS_FMT_YUV10_1X30`` | ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_XV601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_XV709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:4:4 12bits | ``MEDIA_BUS_FMT_YUV12_1X36`` | ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_XV601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_XV709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:4:4 16bits | ``MEDIA_BUS_FMT_YUV16_1X48`` | ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_XV601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_XV709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:2:2 8bit | ``MEDIA_BUS_FMT_UYVY8_1X16`` | ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:2:2 10bits | ``MEDIA_BUS_FMT_UYVY10_1X20`` | ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:2:2 12bits | ``MEDIA_BUS_FMT_UYVY12_1X24`` | ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:2:0 8bit | ``MEDIA_BUS_FMT_UYYVYY8_0_5X24`` | ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:2:0 10bits | ``MEDIA_BUS_FMT_UYYVYY10_0_5X30``| ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:2:0 12bits | ``MEDIA_BUS_FMT_UYYVYY12_0_5X36``| ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
2017-06-24 03:00:13 +07:00
|
|
|
* | YCbCr 4:2:0 16bits | ``MEDIA_BUS_FMT_UYYVYY16_0_5X48``| ``V4L2_YCBCR_ENC_601`` |
|
|
|
|
* | | | or ``V4L2_YCBCR_ENC_709`` |
|
2017-04-04 19:31:57 +07:00
|
|
|
* +----------------------+----------------------------------+------------------------------+
|
|
|
|
*/
|
|
|
|
|
2014-12-05 13:26:31 +07:00
|
|
|
enum {
|
|
|
|
DW_HDMI_RES_8,
|
|
|
|
DW_HDMI_RES_10,
|
|
|
|
DW_HDMI_RES_12,
|
|
|
|
DW_HDMI_RES_MAX,
|
|
|
|
};
|
|
|
|
|
2017-01-17 15:29:06 +07:00
|
|
|
enum dw_hdmi_phy_type {
|
|
|
|
DW_HDMI_PHY_DWC_HDMI_TX_PHY = 0x00,
|
|
|
|
DW_HDMI_PHY_DWC_MHL_PHY_HEAC = 0xb2,
|
|
|
|
DW_HDMI_PHY_DWC_MHL_PHY = 0xc2,
|
|
|
|
DW_HDMI_PHY_DWC_HDMI_3D_TX_PHY_HEAC = 0xe2,
|
|
|
|
DW_HDMI_PHY_DWC_HDMI_3D_TX_PHY = 0xf2,
|
|
|
|
DW_HDMI_PHY_DWC_HDMI20_TX_PHY = 0xf3,
|
|
|
|
DW_HDMI_PHY_VENDOR_PHY = 0xfe,
|
|
|
|
};
|
|
|
|
|
2014-12-05 13:26:31 +07:00
|
|
|
struct dw_hdmi_mpll_config {
|
|
|
|
unsigned long mpixelclock;
|
|
|
|
struct {
|
|
|
|
u16 cpce;
|
|
|
|
u16 gmp;
|
|
|
|
} res[DW_HDMI_RES_MAX];
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dw_hdmi_curr_ctrl {
|
|
|
|
unsigned long mpixelclock;
|
|
|
|
u16 curr[DW_HDMI_RES_MAX];
|
|
|
|
};
|
|
|
|
|
2015-04-01 10:56:10 +07:00
|
|
|
struct dw_hdmi_phy_config {
|
2014-12-05 13:26:31 +07:00
|
|
|
unsigned long mpixelclock;
|
|
|
|
u16 sym_ctr; /*clock symbol and transmitter control*/
|
|
|
|
u16 term; /*transmission termination value*/
|
2015-04-01 10:56:10 +07:00
|
|
|
u16 vlev_ctr; /* voltage level control */
|
2014-12-05 13:26:31 +07:00
|
|
|
};
|
|
|
|
|
2017-03-06 06:36:15 +07:00
|
|
|
struct dw_hdmi_phy_ops {
|
|
|
|
int (*init)(struct dw_hdmi *hdmi, void *data,
|
|
|
|
struct drm_display_mode *mode);
|
|
|
|
void (*disable)(struct dw_hdmi *hdmi, void *data);
|
|
|
|
enum drm_connector_status (*read_hpd)(struct dw_hdmi *hdmi, void *data);
|
2017-04-04 19:31:59 +07:00
|
|
|
void (*update_hpd)(struct dw_hdmi *hdmi, void *data,
|
|
|
|
bool force, bool disabled, bool rxsense);
|
|
|
|
void (*setup_hpd)(struct dw_hdmi *hdmi, void *data);
|
2017-03-06 06:36:15 +07:00
|
|
|
};
|
|
|
|
|
2014-12-05 13:26:31 +07:00
|
|
|
struct dw_hdmi_plat_data {
|
2017-03-04 00:20:06 +07:00
|
|
|
struct regmap *regm;
|
2017-03-06 06:36:15 +07:00
|
|
|
enum drm_mode_status (*mode_valid)(struct drm_connector *connector,
|
2017-05-25 21:19:19 +07:00
|
|
|
const struct drm_display_mode *mode);
|
2017-04-04 19:31:57 +07:00
|
|
|
unsigned long input_bus_format;
|
|
|
|
unsigned long input_bus_encoding;
|
2019-10-08 02:21:48 +07:00
|
|
|
bool use_drm_infoframe;
|
2020-03-04 17:40:46 +07:00
|
|
|
bool ycbcr_420_allowed;
|
2017-03-06 06:36:15 +07:00
|
|
|
|
|
|
|
/* Vendor PHY support */
|
|
|
|
const struct dw_hdmi_phy_ops *phy_ops;
|
|
|
|
const char *phy_name;
|
|
|
|
void *phy_data;
|
2018-09-12 19:47:35 +07:00
|
|
|
unsigned int phy_force_vendor;
|
2017-03-06 06:36:15 +07:00
|
|
|
|
|
|
|
/* Synopsys PHY support */
|
2014-12-05 13:26:31 +07:00
|
|
|
const struct dw_hdmi_mpll_config *mpll_cfg;
|
|
|
|
const struct dw_hdmi_curr_ctrl *cur_ctr;
|
2015-04-01 10:56:10 +07:00
|
|
|
const struct dw_hdmi_phy_config *phy_config;
|
2017-03-04 00:20:04 +07:00
|
|
|
int (*configure_phy)(struct dw_hdmi *hdmi,
|
|
|
|
const struct dw_hdmi_plat_data *pdata,
|
|
|
|
unsigned long mpixelclock);
|
2014-12-05 13:26:31 +07:00
|
|
|
};
|
|
|
|
|
2018-02-15 03:08:59 +07:00
|
|
|
struct dw_hdmi *dw_hdmi_probe(struct platform_device *pdev,
|
|
|
|
const struct dw_hdmi_plat_data *plat_data);
|
|
|
|
void dw_hdmi_remove(struct dw_hdmi *hdmi);
|
|
|
|
void dw_hdmi_unbind(struct dw_hdmi *hdmi);
|
|
|
|
struct dw_hdmi *dw_hdmi_bind(struct platform_device *pdev,
|
|
|
|
struct drm_encoder *encoder,
|
|
|
|
const struct dw_hdmi_plat_data *plat_data);
|
2015-03-27 19:50:58 +07:00
|
|
|
|
2019-06-05 03:42:06 +07:00
|
|
|
void dw_hdmi_resume(struct dw_hdmi *hdmi);
|
|
|
|
|
2018-05-30 16:43:58 +07:00
|
|
|
void dw_hdmi_setup_rx_sense(struct dw_hdmi *hdmi, bool hpd, bool rx_sense);
|
2017-04-04 19:31:59 +07:00
|
|
|
|
2019-10-28 14:19:25 +07:00
|
|
|
int dw_hdmi_set_plugged_cb(struct dw_hdmi *hdmi, hdmi_codec_plugged_cb fn,
|
|
|
|
struct device *codec_dev);
|
2015-03-27 19:50:58 +07:00
|
|
|
void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate);
|
2019-08-12 19:07:20 +07:00
|
|
|
void dw_hdmi_set_channel_count(struct dw_hdmi *hdmi, unsigned int cnt);
|
2019-09-11 15:26:46 +07:00
|
|
|
void dw_hdmi_set_channel_status(struct dw_hdmi *hdmi, u8 *channel_status);
|
2019-08-12 19:07:20 +07:00
|
|
|
void dw_hdmi_set_channel_allocation(struct dw_hdmi *hdmi, unsigned int ca);
|
2015-03-27 19:59:58 +07:00
|
|
|
void dw_hdmi_audio_enable(struct dw_hdmi *hdmi);
|
|
|
|
void dw_hdmi_audio_disable(struct dw_hdmi *hdmi);
|
2019-02-01 19:07:46 +07:00
|
|
|
void dw_hdmi_set_high_tmds_clock_ratio(struct dw_hdmi *hdmi);
|
2015-03-27 19:50:58 +07:00
|
|
|
|
2017-03-04 00:20:04 +07:00
|
|
|
/* PHY configuration */
|
2018-02-15 03:08:58 +07:00
|
|
|
void dw_hdmi_phy_i2c_set_addr(struct dw_hdmi *hdmi, u8 address);
|
2017-03-04 00:20:04 +07:00
|
|
|
void dw_hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
|
|
|
|
unsigned char addr);
|
|
|
|
|
2018-02-15 03:08:58 +07:00
|
|
|
void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable);
|
|
|
|
void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable);
|
|
|
|
void dw_hdmi_phy_reset(struct dw_hdmi *hdmi);
|
|
|
|
|
|
|
|
enum drm_connector_status dw_hdmi_phy_read_hpd(struct dw_hdmi *hdmi,
|
|
|
|
void *data);
|
|
|
|
void dw_hdmi_phy_update_hpd(struct dw_hdmi *hdmi, void *data,
|
|
|
|
bool force, bool disabled, bool rxsense);
|
|
|
|
void dw_hdmi_phy_setup_hpd(struct dw_hdmi *hdmi, void *data);
|
|
|
|
|
2014-12-05 13:26:31 +07:00
|
|
|
#endif /* __IMX_HDMI_H__ */
|