2016-08-02 10:32:41 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2016 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __AMDGPU_TTM_H__
|
|
|
|
#define __AMDGPU_TTM_H__
|
|
|
|
|
2017-09-18 18:14:56 +07:00
|
|
|
#include "amdgpu.h"
|
2017-12-06 23:49:39 +07:00
|
|
|
#include <drm/gpu_scheduler.h>
|
2016-08-02 10:32:41 +07:00
|
|
|
|
2016-09-12 18:34:37 +07:00
|
|
|
#define AMDGPU_PL_GDS (TTM_PL_PRIV + 0)
|
|
|
|
#define AMDGPU_PL_GWS (TTM_PL_PRIV + 1)
|
|
|
|
#define AMDGPU_PL_OA (TTM_PL_PRIV + 2)
|
2016-08-02 10:32:41 +07:00
|
|
|
|
2016-09-12 18:34:37 +07:00
|
|
|
#define AMDGPU_PL_FLAG_GDS (TTM_PL_FLAG_PRIV << 0)
|
|
|
|
#define AMDGPU_PL_FLAG_GWS (TTM_PL_FLAG_PRIV << 1)
|
|
|
|
#define AMDGPU_PL_FLAG_OA (TTM_PL_FLAG_PRIV << 2)
|
2016-08-02 10:32:41 +07:00
|
|
|
|
2017-06-28 17:18:54 +07:00
|
|
|
#define AMDGPU_GTT_MAX_TRANSFER_SIZE 512
|
|
|
|
#define AMDGPU_GTT_NUM_TRANSFER_WINDOWS 2
|
|
|
|
|
2016-08-02 10:32:41 +07:00
|
|
|
struct amdgpu_mman {
|
|
|
|
struct ttm_bo_global_ref bo_global_ref;
|
|
|
|
struct drm_global_reference mem_global_ref;
|
|
|
|
struct ttm_bo_device bdev;
|
|
|
|
bool mem_global_referenced;
|
|
|
|
bool initialized;
|
|
|
|
|
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
2017-09-18 18:14:56 +07:00
|
|
|
struct dentry *debugfs_entries[8];
|
2016-08-02 10:32:41 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* buffer handling */
|
|
|
|
const struct amdgpu_buffer_funcs *buffer_funcs;
|
|
|
|
struct amdgpu_ring *buffer_funcs_ring;
|
2017-06-30 16:05:54 +07:00
|
|
|
|
|
|
|
struct mutex gtt_window_lock;
|
2016-08-02 10:32:41 +07:00
|
|
|
/* Scheduler entity for buffer moves */
|
2017-12-06 23:49:39 +07:00
|
|
|
struct drm_sched_entity entity;
|
2016-08-02 10:32:41 +07:00
|
|
|
};
|
|
|
|
|
2017-10-04 02:41:56 +07:00
|
|
|
struct amdgpu_copy_mem {
|
|
|
|
struct ttm_buffer_object *bo;
|
|
|
|
struct ttm_mem_reg *mem;
|
|
|
|
unsigned long offset;
|
|
|
|
};
|
|
|
|
|
2016-09-09 21:32:33 +07:00
|
|
|
extern const struct ttm_mem_type_manager_func amdgpu_gtt_mgr_func;
|
2016-08-24 20:51:49 +07:00
|
|
|
extern const struct ttm_mem_type_manager_func amdgpu_vram_mgr_func;
|
2016-09-09 21:32:33 +07:00
|
|
|
|
2017-10-27 19:17:09 +07:00
|
|
|
bool amdgpu_gtt_mgr_has_gart_addr(struct ttm_mem_reg *mem);
|
2017-08-07 22:11:33 +07:00
|
|
|
uint64_t amdgpu_gtt_mgr_usage(struct ttm_mem_type_manager *man);
|
2017-10-16 21:50:32 +07:00
|
|
|
int amdgpu_gtt_mgr_recover(struct ttm_mem_type_manager *man);
|
2016-09-09 21:32:33 +07:00
|
|
|
|
2017-08-07 22:46:49 +07:00
|
|
|
uint64_t amdgpu_vram_mgr_usage(struct ttm_mem_type_manager *man);
|
|
|
|
uint64_t amdgpu_vram_mgr_vis_usage(struct ttm_mem_type_manager *man);
|
|
|
|
|
2017-06-29 16:46:15 +07:00
|
|
|
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
|
|
|
|
uint64_t dst_offset, uint32_t byte_count,
|
2016-08-02 10:32:41 +07:00
|
|
|
struct reservation_object *resv,
|
2017-06-29 16:46:15 +07:00
|
|
|
struct dma_fence **fence, bool direct_submit,
|
|
|
|
bool vm_needs_flush);
|
2017-10-04 02:41:56 +07:00
|
|
|
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_copy_mem *src,
|
|
|
|
struct amdgpu_copy_mem *dst,
|
|
|
|
uint64_t size,
|
|
|
|
struct reservation_object *resv,
|
|
|
|
struct dma_fence **f);
|
2016-08-02 10:32:41 +07:00
|
|
|
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
|
2018-01-25 01:58:45 +07:00
|
|
|
uint32_t src_data,
|
2016-08-02 10:32:41 +07:00
|
|
|
struct reservation_object *resv,
|
2016-10-25 19:00:45 +07:00
|
|
|
struct dma_fence **fence);
|
2016-08-02 10:32:41 +07:00
|
|
|
|
|
|
|
int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
|
2017-10-27 20:43:14 +07:00
|
|
|
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo);
|
2017-10-16 21:50:32 +07:00
|
|
|
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo);
|
2016-09-05 22:00:57 +07:00
|
|
|
|
2017-09-08 22:19:19 +07:00
|
|
|
int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
|
|
|
|
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages);
|
|
|
|
void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm);
|
|
|
|
int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
|
|
|
|
uint32_t flags);
|
|
|
|
bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
|
|
|
|
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
|
|
|
|
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
|
|
|
|
unsigned long end);
|
|
|
|
bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
|
|
|
|
int *last_invalidated);
|
|
|
|
bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm);
|
|
|
|
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
|
|
|
|
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
|
|
|
|
struct ttm_mem_reg *mem);
|
|
|
|
|
2016-08-02 10:32:41 +07:00
|
|
|
#endif
|