License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 21:07:57 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* Exceptions for specific devices. Usually work-arounds for fatal design flaws.
|
|
|
|
*/
|
|
|
|
|
2005-10-26 00:28:42 +07:00
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/dmi.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <linux/pci.h>
|
2012-05-17 14:31:29 +07:00
|
|
|
#include <linux/vgaarb.h>
|
x86/PCI: Mark ATI SBx00 HPET BAR as IORESOURCE_PCI_FIXED
Bodo reported that on the Asrock M3A UCC, v3.12.6 hangs during boot unless
he uses "pci=nocrs". This regression was caused by 7bc5e3f2be32 ("x86/PCI:
use host bridge _CRS info by default on 2008 and newer machines"), which
appeared in v2.6.34.
The reason is that the HPET address appears in a PCI device BAR, and this
address is not contained in any of the host bridge windows. Linux moves
the PCI BAR into a window, but the original address was published via the
HPET table and an ACPI device, so changing the BAR is a bad idea. Here's
the dmesg info:
ACPI: HPET id: 0x43538301 base: 0xfed00000
pci_root PNP0A03:00: host bridge window [mem 0xd0000000-0xdfffffff]
pci_root PNP0A03:00: host bridge window [mem 0xf0000000-0xfebfffff]
pci 0000:00:14.0: [1002:4385] type 0 class 0x000c05
pci 0000:00:14.0: reg 14: [mem 0xfed00000-0xfed003ff]
hpet0: at MMIO 0xfed00000, IRQs 2, 8, 0, 0
pnp 00:06: Plug and Play ACPI device, IDs PNP0103 (active)
pnp 00:06: [mem 0xfed00000-0xfed003ff]
When we notice the BAR is not in a host bridge window, we try to move it,
but that causes a hang shortly thereafter:
pci 0000:00:14.0: no compatible bridge window for [mem 0xfed00000-0xfed003ff]
pci 0000:00:14.0: BAR 1: assigned [mem 0xf0000000-0xf00003ff]
This patch marks the BAR as IORESOURCE_PCI_FIXED to prevent Linux from
moving it. This depends on a previous patch ("x86/PCI: Don't try to move
IORESOURCE_PCI_FIXED resources") to check for this flag when
pci_claim_resource() fails.
Link: https://bugzilla.kernel.org/show_bug.cgi?id=68591
Reported-and-tested-by: Bodo Eggert <7eggert@gmx.de>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
2014-04-15 04:35:21 +07:00
|
|
|
#include <asm/hpet.h>
|
2008-12-27 20:02:28 +07:00
|
|
|
#include <asm/pci_x86.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_fixup_i450nx(struct pci_dev *d)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* i450NX -- Find and scan all secondary buses on all PXB's.
|
|
|
|
*/
|
|
|
|
int pxb, reg;
|
|
|
|
u8 busno, suba, subb;
|
|
|
|
|
2007-12-18 04:09:40 +07:00
|
|
|
dev_warn(&d->dev, "Searching for i450NX host bridges\n");
|
2005-04-17 05:20:36 +07:00
|
|
|
reg = 0xd0;
|
2008-01-30 19:33:00 +07:00
|
|
|
for(pxb = 0; pxb < 2; pxb++) {
|
2005-04-17 05:20:36 +07:00
|
|
|
pci_read_config_byte(d, reg++, &busno);
|
|
|
|
pci_read_config_byte(d, reg++, &suba);
|
|
|
|
pci_read_config_byte(d, reg++, &subb);
|
2008-07-24 06:00:13 +07:00
|
|
|
dev_dbg(&d->dev, "i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno,
|
|
|
|
suba, subb);
|
2005-04-17 05:20:36 +07:00
|
|
|
if (busno)
|
2014-01-25 01:47:05 +07:00
|
|
|
pcibios_scan_root(busno); /* Bus A */
|
2005-04-17 05:20:36 +07:00
|
|
|
if (suba < subb)
|
2014-01-25 01:47:05 +07:00
|
|
|
pcibios_scan_root(suba+1); /* Bus B */
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
pcibios_last_bus = -1;
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
|
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_fixup_i450gx(struct pci_dev *d)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* i450GX and i450KX -- Find and scan all secondary buses.
|
|
|
|
* (called separately for each PCI bridge found)
|
|
|
|
*/
|
|
|
|
u8 busno;
|
|
|
|
pci_read_config_byte(d, 0x4a, &busno);
|
2007-12-18 04:09:40 +07:00
|
|
|
dev_info(&d->dev, "i440KX/GX host bridge; secondary bus %02x\n", busno);
|
2014-01-25 01:47:05 +07:00
|
|
|
pcibios_scan_root(busno);
|
2005-04-17 05:20:36 +07:00
|
|
|
pcibios_last_bus = -1;
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454GX, pci_fixup_i450gx);
|
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_fixup_umc_ide(struct pci_dev *d)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* UM8886BF IDE controller sets region type bits incorrectly,
|
|
|
|
* therefore they look like memory despite of them being I/O.
|
|
|
|
*/
|
|
|
|
int i;
|
|
|
|
|
2007-12-18 04:09:40 +07:00
|
|
|
dev_warn(&d->dev, "Fixing base address flags\n");
|
2008-01-30 19:33:00 +07:00
|
|
|
for(i = 0; i < 4; i++)
|
2005-04-17 05:20:36 +07:00
|
|
|
d->resource[i].flags |= PCI_BASE_ADDRESS_SPACE_IO;
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_UMC, PCI_DEVICE_ID_UMC_UM8886BF, pci_fixup_umc_ide);
|
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_fixup_latency(struct pci_dev *d)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* SiS 5597 and 5598 chipsets require latency timer set to
|
|
|
|
* at most 32 to avoid lockups.
|
|
|
|
*/
|
2007-12-18 04:09:40 +07:00
|
|
|
dev_dbg(&d->dev, "Setting max latency to 32\n");
|
2005-04-17 05:20:36 +07:00
|
|
|
pcibios_max_latency = 32;
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, pci_fixup_latency);
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5598, pci_fixup_latency);
|
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_fixup_piix4_acpi(struct pci_dev *d)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* PIIX4 ACPI device: hardwired IRQ9
|
|
|
|
*/
|
|
|
|
d->irq = 9;
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, pci_fixup_piix4_acpi);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Addresses issues with problems in the memory write queue timer in
|
|
|
|
* certain VIA Northbridges. This bugfix is per VIA's specifications,
|
|
|
|
* except for the KL133/KM133: clearing bit 5 on those Northbridges seems
|
|
|
|
* to trigger a bug in its integrated ProSavage video card, which
|
|
|
|
* causes screen corruption. We only clear bits 6 and 7 for that chipset,
|
|
|
|
* until VIA can provide us with definitive information on why screen
|
|
|
|
* corruption occurs, and what exactly those bits do.
|
|
|
|
*
|
|
|
|
* VIA 8363,8622,8361 Northbridges:
|
|
|
|
* - bits 5, 6, 7 at offset 0x55 need to be turned off
|
|
|
|
* VIA 8367 (KT266x) Northbridges:
|
|
|
|
* - bits 5, 6, 7 at offset 0x95 need to be turned off
|
|
|
|
* VIA 8363 rev 0x81/0x84 (KL133/KM133) Northbridges:
|
|
|
|
* - bits 6, 7 at offset 0x55 need to be turned off
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define VIA_8363_KL133_REVISION_ID 0x81
|
|
|
|
#define VIA_8363_KM133_REVISION_ID 0x84
|
|
|
|
|
2006-12-05 06:14:45 +07:00
|
|
|
static void pci_fixup_via_northbridge_bug(struct pci_dev *d)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
u8 v;
|
|
|
|
int where = 0x55;
|
|
|
|
int mask = 0x1f; /* clear bits 5, 6, 7 by default */
|
|
|
|
|
|
|
|
if (d->device == PCI_DEVICE_ID_VIA_8367_0) {
|
|
|
|
/* fix pci bus latency issues resulted by NB bios error
|
|
|
|
it appears on bug free^Wreduced kt266x's bios forces
|
|
|
|
NB latency to zero */
|
|
|
|
pci_write_config_byte(d, PCI_LATENCY_TIMER, 0);
|
|
|
|
|
2008-01-30 19:33:00 +07:00
|
|
|
where = 0x95; /* the memory write queue timer register is
|
2005-04-17 05:20:36 +07:00
|
|
|
different for the KT266x's: 0x95 not 0x55 */
|
|
|
|
} else if (d->device == PCI_DEVICE_ID_VIA_8363_0 &&
|
2007-06-09 05:46:36 +07:00
|
|
|
(d->revision == VIA_8363_KL133_REVISION_ID ||
|
|
|
|
d->revision == VIA_8363_KM133_REVISION_ID)) {
|
2005-04-17 05:20:36 +07:00
|
|
|
mask = 0x3f; /* clear only bits 6 and 7; clearing bit 5
|
|
|
|
causes screen corruption on the KL133/KM133 */
|
|
|
|
}
|
|
|
|
|
|
|
|
pci_read_config_byte(d, where, &v);
|
|
|
|
if (v & ~mask) {
|
2007-12-18 04:09:40 +07:00
|
|
|
dev_warn(&d->dev, "Disabling VIA memory write queue (PCI ID %04x, rev %02x): [%02x] %02x & %02x -> %02x\n", \
|
2007-06-09 05:46:36 +07:00
|
|
|
d->device, d->revision, where, v, mask, v & mask);
|
2005-04-17 05:20:36 +07:00
|
|
|
v &= mask;
|
|
|
|
pci_write_config_byte(d, where, v);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
|
2006-12-05 06:14:45 +07:00
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
|
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
|
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
|
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For some reasons Intel decided that certain parts of their
|
|
|
|
* 815, 845 and some other chipsets must look like PCI-to-PCI bridges
|
|
|
|
* while they are obviously not. The 82801 family (AA, AB, BAM/CAM,
|
|
|
|
* BA/CA/DB and E) PCI bridges are actually HUB-to-PCI ones, according
|
|
|
|
* to Intel terminology. These devices do forward all addresses from
|
|
|
|
* system to PCI bus no matter what are their window settings, so they are
|
|
|
|
* "transparent" (or subtractive decoding) from programmers point of view.
|
|
|
|
*/
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_fixup_transparent_bridge(struct pci_dev *dev)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2012-02-24 14:46:51 +07:00
|
|
|
if ((dev->device & 0xff00) == 0x2400)
|
2005-04-17 05:20:36 +07:00
|
|
|
dev->transparent = 1;
|
|
|
|
}
|
2012-02-24 14:46:51 +07:00
|
|
|
DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
|
|
|
|
PCI_CLASS_BRIDGE_PCI, 8, pci_fixup_transparent_bridge);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Fixup for C1 Halt Disconnect problem on nForce2 systems.
|
|
|
|
*
|
|
|
|
* From information provided by "Allen Martin" <AMartin@nvidia.com>:
|
|
|
|
*
|
|
|
|
* A hang is caused when the CPU generates a very fast CONNECT/HALT cycle
|
|
|
|
* sequence. Workaround is to set the SYSTEM_IDLE_TIMEOUT to 80 ns.
|
|
|
|
* This allows the state-machine and timer to return to a proper state within
|
|
|
|
* 80 ns of the CONNECT and probe appearing together. Since the CPU will not
|
|
|
|
* issue another HALT within 80 ns of the initial HALT, the failure condition
|
|
|
|
* is avoided.
|
|
|
|
*/
|
2006-12-05 06:14:45 +07:00
|
|
|
static void pci_fixup_nforce2(struct pci_dev *dev)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Chip Old value New value
|
|
|
|
* C17 0x1F0FFF01 0x1F01FF01
|
|
|
|
* C18D 0x9F0FFF01 0x9F01FF01
|
|
|
|
*
|
|
|
|
* Northbridge chip version may be determined by
|
|
|
|
* reading the PCI revision ID (0xC1 or greater is C18D).
|
|
|
|
*/
|
|
|
|
pci_read_config_dword(dev, 0x6c, &val);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Apply fixup if needed, but don't touch disconnect state
|
|
|
|
*/
|
|
|
|
if ((val & 0x00FF0000) != 0x00010000) {
|
2007-12-18 04:09:40 +07:00
|
|
|
dev_warn(&dev->dev, "nForce2 C1 Halt Disconnect fixup\n");
|
2005-04-17 05:20:36 +07:00
|
|
|
pci_write_config_dword(dev, 0x6c, (val & 0xFF00FFFF) | 0x00010000);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
|
2006-12-05 06:14:45 +07:00
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* Max PCI Express root ports */
|
|
|
|
#define MAX_PCIEROOT 6
|
|
|
|
static int quirk_aspm_offset[MAX_PCIEROOT << 3];
|
|
|
|
|
2005-05-17 22:48:16 +07:00
|
|
|
#define GET_INDEX(a, b) ((((a) - PCI_DEVICE_ID_INTEL_MCH_PA) << 3) + ((b) & 7))
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
static int quirk_pcie_aspm_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
|
|
|
|
{
|
2008-02-10 21:45:28 +07:00
|
|
|
return raw_pci_read(pci_domain_nr(bus), bus->number,
|
|
|
|
devfn, where, size, value);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Replace the original pci bus ops for write with a new one that will filter
|
|
|
|
* the request to insure ASPM cannot be enabled.
|
|
|
|
*/
|
|
|
|
static int quirk_pcie_aspm_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
|
|
|
|
{
|
|
|
|
u8 offset;
|
|
|
|
|
|
|
|
offset = quirk_aspm_offset[GET_INDEX(bus->self->device, devfn)];
|
|
|
|
|
|
|
|
if ((offset) && (where == offset))
|
2013-09-05 14:55:28 +07:00
|
|
|
value = value & ~PCI_EXP_LNKCTL_ASPMC;
|
2008-01-30 19:33:00 +07:00
|
|
|
|
2008-02-10 21:45:28 +07:00
|
|
|
return raw_pci_write(pci_domain_nr(bus), bus->number,
|
|
|
|
devfn, where, size, value);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct pci_ops quirk_pcie_aspm_ops = {
|
|
|
|
.read = quirk_pcie_aspm_read,
|
|
|
|
.write = quirk_pcie_aspm_write,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Prevents PCI Express ASPM (Active State Power Management) being enabled.
|
|
|
|
*
|
|
|
|
* Save the register offset, where the ASPM control bits are located,
|
|
|
|
* for each PCI Express device that is in the device list of
|
|
|
|
* the root port in an array for fast indexing. Replace the bus ops
|
|
|
|
* with the modified one.
|
|
|
|
*/
|
|
|
|
static void pcie_rootport_aspm_quirk(struct pci_dev *pdev)
|
|
|
|
{
|
2013-09-05 14:55:28 +07:00
|
|
|
int i;
|
2005-04-17 05:20:36 +07:00
|
|
|
struct pci_bus *pbus;
|
|
|
|
struct pci_dev *dev;
|
|
|
|
|
|
|
|
if ((pbus = pdev->subordinate) == NULL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check if the DID of pdev matches one of the six root ports. This
|
|
|
|
* check is needed in the case this function is called directly by the
|
|
|
|
* hot-plug driver.
|
|
|
|
*/
|
|
|
|
if ((pdev->device < PCI_DEVICE_ID_INTEL_MCH_PA) ||
|
|
|
|
(pdev->device > PCI_DEVICE_ID_INTEL_MCH_PC1))
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (list_empty(&pbus->devices)) {
|
|
|
|
/*
|
|
|
|
* If no device is attached to the root port at power-up or
|
|
|
|
* after hot-remove, the pbus->devices is empty and this code
|
|
|
|
* will set the offsets to zero and the bus ops to parent's bus
|
|
|
|
* ops, which is unmodified.
|
2008-01-30 19:33:00 +07:00
|
|
|
*/
|
|
|
|
for (i = GET_INDEX(pdev->device, 0); i <= GET_INDEX(pdev->device, 7); ++i)
|
2005-04-17 05:20:36 +07:00
|
|
|
quirk_aspm_offset[i] = 0;
|
|
|
|
|
2013-09-05 14:55:28 +07:00
|
|
|
pci_bus_set_ops(pbus, pbus->parent->ops);
|
2005-04-17 05:20:36 +07:00
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* If devices are attached to the root port at power-up or
|
|
|
|
* after hot-add, the code loops through the device list of
|
|
|
|
* each root port to save the register offsets and replace the
|
|
|
|
* bus ops.
|
|
|
|
*/
|
2013-09-05 14:55:28 +07:00
|
|
|
list_for_each_entry(dev, &pbus->devices, bus_list)
|
2005-04-17 05:20:36 +07:00
|
|
|
/* There are 0 to 8 devices attached to this bus */
|
2013-09-05 14:55:28 +07:00
|
|
|
quirk_aspm_offset[GET_INDEX(pdev->device, dev->devfn)] =
|
|
|
|
dev->pcie_cap + PCI_EXP_LNKCTL;
|
|
|
|
|
|
|
|
pci_bus_set_ops(pbus, &quirk_pcie_aspm_ops);
|
|
|
|
dev_info(&pbus->dev, "writes to ASPM control bits will be ignored\n");
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
2013-09-05 14:55:28 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
2008-01-30 19:33:00 +07:00
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA, pcie_rootport_aspm_quirk);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA1, pcie_rootport_aspm_quirk);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB, pcie_rootport_aspm_quirk);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB1, pcie_rootport_aspm_quirk);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC, pcie_rootport_aspm_quirk);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC1, pcie_rootport_aspm_quirk);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2006-10-23 13:14:07 +07:00
|
|
|
/*
|
|
|
|
* Fixup to mark boot BIOS video selected by BIOS before it changes
|
|
|
|
*
|
|
|
|
* From information provided by "Jon Smirl" <jonsmirl@gmail.com>
|
|
|
|
*
|
|
|
|
* The standard boot ROM sequence for an x86 machine uses the BIOS
|
|
|
|
* to select an initial video card for boot display. This boot video
|
2016-03-02 00:38:46 +07:00
|
|
|
* card will have its BIOS copied to 0xC0000 in system RAM.
|
2006-10-23 13:14:07 +07:00
|
|
|
* IORESOURCE_ROM_SHADOW is used to associate the boot video
|
|
|
|
* card with this copy. On laptops this copy has to be used since
|
|
|
|
* the main ROM may be compressed or combined with another image.
|
2014-01-31 16:28:23 +07:00
|
|
|
* See pci_map_rom() for use of this flag. Before marking the device
|
|
|
|
* with IORESOURCE_ROM_SHADOW check if a vga_default_device is already set
|
2016-03-02 00:38:46 +07:00
|
|
|
* by either arch code or vga-arbitration; if so only apply the fixup to this
|
|
|
|
* already-determined primary video card.
|
2006-10-23 13:14:07 +07:00
|
|
|
*/
|
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_fixup_video(struct pci_dev *pdev)
|
2006-10-23 13:14:07 +07:00
|
|
|
{
|
|
|
|
struct pci_dev *bridge;
|
|
|
|
struct pci_bus *bus;
|
|
|
|
u16 config;
|
2016-03-02 00:38:46 +07:00
|
|
|
struct resource *res;
|
2006-10-23 13:14:07 +07:00
|
|
|
|
|
|
|
/* Is VGA routed to us? */
|
|
|
|
bus = pdev->bus;
|
|
|
|
while (bus) {
|
|
|
|
bridge = bus->self;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* From information provided by
|
|
|
|
* "David Miller" <davem@davemloft.net>
|
|
|
|
* The bridge control register is valid for PCI header
|
|
|
|
* type BRIDGE, or CARDBUS. Host to PCI controllers use
|
|
|
|
* PCI header type NORMAL.
|
|
|
|
*/
|
2014-05-04 11:23:39 +07:00
|
|
|
if (bridge && (pci_is_bridge(bridge))) {
|
2006-10-23 13:14:07 +07:00
|
|
|
pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
|
|
|
|
&config);
|
|
|
|
if (!(config & PCI_BRIDGE_CTL_VGA))
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
bus = bus->parent;
|
|
|
|
}
|
2014-01-31 16:28:23 +07:00
|
|
|
if (!vga_default_device() || pdev == vga_default_device()) {
|
|
|
|
pci_read_config_word(pdev, PCI_COMMAND, &config);
|
|
|
|
if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
|
2016-03-02 00:38:46 +07:00
|
|
|
res = &pdev->resource[PCI_ROM_RESOURCE];
|
|
|
|
|
|
|
|
pci_disable_rom(pdev);
|
|
|
|
if (res->parent)
|
|
|
|
release_resource(res);
|
|
|
|
|
|
|
|
res->start = 0xC0000;
|
|
|
|
res->end = res->start + 0x20000 - 1;
|
|
|
|
res->flags = IORESOURCE_MEM | IORESOURCE_ROM_SHADOW |
|
|
|
|
IORESOURCE_PCI_FIXED;
|
|
|
|
dev_info(&pdev->dev, "Video device with shadowed ROM at %pR\n",
|
|
|
|
res);
|
2014-01-31 16:28:23 +07:00
|
|
|
}
|
2006-10-23 13:14:07 +07:00
|
|
|
}
|
|
|
|
}
|
2012-02-24 14:46:52 +07:00
|
|
|
DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
|
|
|
|
PCI_CLASS_DISPLAY_VGA, 8, pci_fixup_video);
|
2006-10-23 13:14:07 +07:00
|
|
|
|
2007-09-10 15:46:52 +07:00
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static const struct dmi_system_id msi_k8t_dmi_table[] = {
|
2007-09-10 15:46:52 +07:00
|
|
|
{
|
|
|
|
.ident = "MSI-K8T-Neo2Fir",
|
|
|
|
.matches = {
|
|
|
|
DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
|
|
|
|
DMI_MATCH(DMI_PRODUCT_NAME, "MS-6702E"),
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The AMD-Athlon64 board MSI "K8T Neo2-FIR" disables the onboard sound
|
|
|
|
* card if a PCI-soundcard is added.
|
|
|
|
*
|
|
|
|
* The BIOS only gives options "DISABLED" and "AUTO". This code sets
|
|
|
|
* the corresponding register-value to enable the soundcard.
|
|
|
|
*
|
|
|
|
* The soundcard is only enabled, if the mainborad is identified
|
|
|
|
* via DMI-tables and the soundcard is detected to be off.
|
|
|
|
*/
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_fixup_msi_k8t_onboard_sound(struct pci_dev *dev)
|
2007-09-10 15:46:52 +07:00
|
|
|
{
|
|
|
|
unsigned char val;
|
|
|
|
if (!dmi_check_system(msi_k8t_dmi_table))
|
|
|
|
return; /* only applies to MSI K8T Neo2-FIR */
|
|
|
|
|
|
|
|
pci_read_config_byte(dev, 0x50, &val);
|
|
|
|
if (val & 0x40) {
|
|
|
|
pci_write_config_byte(dev, 0x50, val & (~0x40));
|
|
|
|
|
|
|
|
/* verify the change for status output */
|
|
|
|
pci_read_config_byte(dev, 0x50, &val);
|
|
|
|
if (val & 0x40)
|
2007-12-18 04:09:40 +07:00
|
|
|
dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
|
2007-09-10 15:46:52 +07:00
|
|
|
"can't enable onboard soundcard!\n");
|
|
|
|
else
|
2007-12-18 04:09:40 +07:00
|
|
|
dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
|
|
|
|
"enabled onboard soundcard\n");
|
2007-09-10 15:46:52 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
|
|
|
|
pci_fixup_msi_k8t_onboard_sound);
|
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
|
|
|
|
pci_fixup_msi_k8t_onboard_sound);
|
|
|
|
|
2005-10-26 00:28:42 +07:00
|
|
|
/*
|
|
|
|
* Some Toshiba laptops need extra code to enable their TI TSB43AB22/A.
|
|
|
|
*
|
|
|
|
* We pretend to bring them out of full D3 state, and restore the proper
|
|
|
|
* IRQ, PCI cache line size, and BARs, otherwise the device won't function
|
|
|
|
* properly. In some cases, the device will generate an interrupt on
|
2006-10-04 03:21:02 +07:00
|
|
|
* the wrong IRQ line, causing any devices sharing the line it's
|
2005-10-26 00:28:42 +07:00
|
|
|
* *supposed* to use to be disabled by the kernel's IRQ debug code.
|
|
|
|
*/
|
|
|
|
static u16 toshiba_line_size;
|
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static const struct dmi_system_id toshiba_ohci1394_dmi_table[] = {
|
2005-10-26 00:28:42 +07:00
|
|
|
{
|
|
|
|
.ident = "Toshiba PS5 based laptop",
|
|
|
|
.matches = {
|
|
|
|
DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
|
|
|
|
DMI_MATCH(DMI_PRODUCT_VERSION, "PS5"),
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.ident = "Toshiba PSM4 based laptop",
|
|
|
|
.matches = {
|
|
|
|
DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
|
|
|
|
DMI_MATCH(DMI_PRODUCT_VERSION, "PSM4"),
|
|
|
|
},
|
|
|
|
},
|
2005-12-18 00:27:50 +07:00
|
|
|
{
|
|
|
|
.ident = "Toshiba A40 based laptop",
|
|
|
|
.matches = {
|
|
|
|
DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
|
|
|
|
DMI_MATCH(DMI_PRODUCT_VERSION, "PSA40U"),
|
|
|
|
},
|
|
|
|
},
|
2005-10-26 00:28:42 +07:00
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_pre_fixup_toshiba_ohci1394(struct pci_dev *dev)
|
2005-10-26 00:28:42 +07:00
|
|
|
{
|
|
|
|
if (!dmi_check_system(toshiba_ohci1394_dmi_table))
|
|
|
|
return; /* only applies to certain Toshibas (so far) */
|
|
|
|
|
|
|
|
dev->current_state = PCI_D3cold;
|
|
|
|
pci_read_config_word(dev, PCI_CACHE_LINE_SIZE, &toshiba_line_size);
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0x8032,
|
|
|
|
pci_pre_fixup_toshiba_ohci1394);
|
|
|
|
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_post_fixup_toshiba_ohci1394(struct pci_dev *dev)
|
2005-10-26 00:28:42 +07:00
|
|
|
{
|
|
|
|
if (!dmi_check_system(toshiba_ohci1394_dmi_table))
|
|
|
|
return; /* only applies to certain Toshibas (so far) */
|
|
|
|
|
|
|
|
/* Restore config space on Toshiba laptops */
|
|
|
|
pci_write_config_word(dev, PCI_CACHE_LINE_SIZE, toshiba_line_size);
|
2005-11-09 11:13:02 +07:00
|
|
|
pci_read_config_byte(dev, PCI_INTERRUPT_LINE, (u8 *)&dev->irq);
|
2005-10-26 00:28:42 +07:00
|
|
|
pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
|
|
|
|
pci_resource_start(dev, 0));
|
|
|
|
pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
|
|
|
|
pci_resource_start(dev, 1));
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_TI, 0x8032,
|
|
|
|
pci_post_fixup_toshiba_ohci1394);
|
2006-01-15 04:21:23 +07:00
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Prevent the BIOS trapping accesses to the Cyrix CS5530A video device
|
|
|
|
* configuration space.
|
|
|
|
*/
|
2006-12-05 06:14:45 +07:00
|
|
|
static void pci_early_fixup_cyrix_5530(struct pci_dev *dev)
|
2006-01-15 04:21:23 +07:00
|
|
|
{
|
|
|
|
u8 r;
|
|
|
|
/* clear 'F4 Video Configuration Trap' bit */
|
|
|
|
pci_read_config_byte(dev, 0x42, &r);
|
|
|
|
r &= 0xfd;
|
|
|
|
pci_write_config_byte(dev, 0x42, r);
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
|
|
|
|
pci_early_fixup_cyrix_5530);
|
2006-12-05 06:14:45 +07:00
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
|
|
|
|
pci_early_fixup_cyrix_5530);
|
2007-05-24 04:50:02 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Siemens Nixdorf AG FSC Multiprocessor Interrupt Controller:
|
|
|
|
* prevent update of the BAR0, which doesn't look like a normal BAR.
|
|
|
|
*/
|
2012-12-22 05:02:53 +07:00
|
|
|
static void pci_siemens_interrupt_controller(struct pci_dev *dev)
|
2007-05-24 04:50:02 +07:00
|
|
|
{
|
|
|
|
dev->resource[0].flags |= IORESOURCE_PCI_FIXED;
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SIEMENS, 0x0015,
|
|
|
|
pci_siemens_interrupt_controller);
|
2008-02-15 16:32:50 +07:00
|
|
|
|
2008-09-13 00:45:22 +07:00
|
|
|
/*
|
|
|
|
* SB600: Disable BAR1 on device 14.0 to avoid HPET resources from
|
|
|
|
* confusing the PCI engine:
|
|
|
|
*/
|
|
|
|
static void sb600_disable_hpet_bar(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
u8 val;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The SB600 and SB700 both share the same device
|
|
|
|
* ID, but the PM register 0x55 does something different
|
|
|
|
* for the SB700, so make sure we are dealing with the
|
|
|
|
* SB600 before touching the bit:
|
|
|
|
*/
|
|
|
|
|
|
|
|
pci_read_config_byte(dev, 0x08, &val);
|
|
|
|
|
|
|
|
if (val < 0x2F) {
|
|
|
|
outb(0x55, 0xCD6);
|
|
|
|
val = inb(0xCD7);
|
|
|
|
|
|
|
|
/* Set bit 7 in PM register 0x55 */
|
|
|
|
outb(0x55, 0xCD6);
|
|
|
|
outb(val | 0x80, 0xCD7);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, 0x4385, sb600_disable_hpet_bar);
|
2012-05-16 00:44:15 +07:00
|
|
|
|
x86/PCI: Mark ATI SBx00 HPET BAR as IORESOURCE_PCI_FIXED
Bodo reported that on the Asrock M3A UCC, v3.12.6 hangs during boot unless
he uses "pci=nocrs". This regression was caused by 7bc5e3f2be32 ("x86/PCI:
use host bridge _CRS info by default on 2008 and newer machines"), which
appeared in v2.6.34.
The reason is that the HPET address appears in a PCI device BAR, and this
address is not contained in any of the host bridge windows. Linux moves
the PCI BAR into a window, but the original address was published via the
HPET table and an ACPI device, so changing the BAR is a bad idea. Here's
the dmesg info:
ACPI: HPET id: 0x43538301 base: 0xfed00000
pci_root PNP0A03:00: host bridge window [mem 0xd0000000-0xdfffffff]
pci_root PNP0A03:00: host bridge window [mem 0xf0000000-0xfebfffff]
pci 0000:00:14.0: [1002:4385] type 0 class 0x000c05
pci 0000:00:14.0: reg 14: [mem 0xfed00000-0xfed003ff]
hpet0: at MMIO 0xfed00000, IRQs 2, 8, 0, 0
pnp 00:06: Plug and Play ACPI device, IDs PNP0103 (active)
pnp 00:06: [mem 0xfed00000-0xfed003ff]
When we notice the BAR is not in a host bridge window, we try to move it,
but that causes a hang shortly thereafter:
pci 0000:00:14.0: no compatible bridge window for [mem 0xfed00000-0xfed003ff]
pci 0000:00:14.0: BAR 1: assigned [mem 0xf0000000-0xf00003ff]
This patch marks the BAR as IORESOURCE_PCI_FIXED to prevent Linux from
moving it. This depends on a previous patch ("x86/PCI: Don't try to move
IORESOURCE_PCI_FIXED resources") to check for this flag when
pci_claim_resource() fails.
Link: https://bugzilla.kernel.org/show_bug.cgi?id=68591
Reported-and-tested-by: Bodo Eggert <7eggert@gmx.de>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
2014-04-15 04:35:21 +07:00
|
|
|
#ifdef CONFIG_HPET_TIMER
|
|
|
|
static void sb600_hpet_quirk(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
struct resource *r = &dev->resource[1];
|
|
|
|
|
|
|
|
if (r->flags & IORESOURCE_MEM && r->start == hpet_address) {
|
|
|
|
r->flags |= IORESOURCE_PCI_FIXED;
|
|
|
|
dev_info(&dev->dev, "reg 0x14 contains HPET; making it immovable\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, 0x4385, sb600_hpet_quirk);
|
|
|
|
#endif
|
|
|
|
|
2012-05-16 00:44:15 +07:00
|
|
|
/*
|
|
|
|
* Twinhead H12Y needs us to block out a region otherwise we map devices
|
|
|
|
* there and any access kills the box.
|
|
|
|
*
|
|
|
|
* See: https://bugzilla.kernel.org/show_bug.cgi?id=10231
|
|
|
|
*
|
|
|
|
* Match off the LPC and svid/sdid (older kernels lose the bridge subvendor)
|
|
|
|
*/
|
2012-12-22 05:02:53 +07:00
|
|
|
static void twinhead_reserve_killing_zone(struct pci_dev *dev)
|
2012-05-16 00:44:15 +07:00
|
|
|
{
|
|
|
|
if (dev->subsystem_vendor == 0x14FF && dev->subsystem_device == 0xA003) {
|
|
|
|
pr_info("Reserving memory on Twinhead H12Y\n");
|
|
|
|
request_mem_region(0xFFB00000, 0x100000, "twinhead");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x27B9, twinhead_reserve_killing_zone);
|
2016-02-26 22:15:11 +07:00
|
|
|
|
2016-05-11 23:27:15 +07:00
|
|
|
/*
|
2016-09-01 20:52:29 +07:00
|
|
|
* Device [8086:2fc0]
|
|
|
|
* Erratum HSE43
|
|
|
|
* CONFIG_TDP_NOMINAL CSR Implemented at Incorrect Offset
|
|
|
|
* http://www.intel.com/content/www/us/en/processors/xeon/xeon-e5-v3-spec-update.html
|
2016-05-11 23:27:15 +07:00
|
|
|
*
|
2016-09-01 20:52:29 +07:00
|
|
|
* Devices [8086:6f60,6fa0,6fc0]
|
|
|
|
* Erratum BDF2
|
|
|
|
* PCI BARs in the Home Agent Will Return Non-Zero Values During Enumeration
|
|
|
|
* http://www.intel.com/content/www/us/en/processors/xeon/xeon-e5-v4-spec-update.html
|
2016-05-11 23:27:15 +07:00
|
|
|
*/
|
2016-09-01 20:52:29 +07:00
|
|
|
static void pci_invalid_bar(struct pci_dev *dev)
|
2016-02-26 22:15:11 +07:00
|
|
|
{
|
|
|
|
dev->non_compliant_bars = 1;
|
|
|
|
}
|
2016-09-01 20:52:29 +07:00
|
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2fc0, pci_invalid_bar);
|
|
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x6f60, pci_invalid_bar);
|
|
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x6fa0, pci_invalid_bar);
|
|
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x6fc0, pci_invalid_bar);
|
2017-06-16 16:40:54 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Device [1022:7808]
|
|
|
|
* 23. USB Wake on Connect/Disconnect with Low Speed Devices
|
|
|
|
* https://support.amd.com/TechDocs/46837.pdf
|
|
|
|
* Appendix A2
|
|
|
|
* https://support.amd.com/TechDocs/42413.pdf
|
|
|
|
*/
|
|
|
|
static void pci_fixup_amd_ehci_pme(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
dev_info(&dev->dev, "PME# does not work under D3, disabling it\n");
|
|
|
|
dev->pme_support &= ~((PCI_PM_CAP_PME_D3 | PCI_PM_CAP_PME_D3cold)
|
|
|
|
>> PCI_PM_CAP_PME_SHIFT);
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x7808, pci_fixup_amd_ehci_pme);
|
2017-07-03 06:49:49 +07:00
|
|
|
|
2016-08-19 15:30:25 +07:00
|
|
|
/*
|
|
|
|
* Apple MacBook Pro: Avoid [mem 0x7fa00000-0x7fbfffff]
|
|
|
|
*
|
|
|
|
* Using the [mem 0x7fa00000-0x7fbfffff] region, e.g., by assigning it to
|
|
|
|
* the 00:1c.0 Root Port, causes a conflict with [io 0x1804], which is used
|
|
|
|
* for soft poweroff and suspend-to-RAM.
|
|
|
|
*
|
|
|
|
* As far as we know, this is related to the address space, not to the Root
|
|
|
|
* Port itself. Attaching the quirk to the Root Port is a convenience, but
|
|
|
|
* it could probably also be a standalone DMI quirk.
|
|
|
|
*
|
|
|
|
* https://bugzilla.kernel.org/show_bug.cgi?id=103211
|
|
|
|
*/
|
|
|
|
static void quirk_apple_mbp_poweroff(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct resource *res;
|
|
|
|
|
|
|
|
if ((!dmi_match(DMI_PRODUCT_NAME, "MacBookPro11,4") &&
|
|
|
|
!dmi_match(DMI_PRODUCT_NAME, "MacBookPro11,5")) ||
|
|
|
|
pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x1c, 0))
|
|
|
|
return;
|
|
|
|
|
|
|
|
res = request_mem_region(0x7fa00000, 0x200000,
|
|
|
|
"MacBook Pro poweroff workaround");
|
|
|
|
if (res)
|
|
|
|
dev_info(dev, "claimed %s %pR\n", res->name, res);
|
|
|
|
else
|
|
|
|
dev_info(dev, "can't work around MacBook Pro poweroff issue\n");
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x8c10, quirk_apple_mbp_poweroff);
|
2017-08-18 01:10:12 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* VMD-enabled root ports will change the source ID for all messages
|
|
|
|
* to the VMD device. Rather than doing device matching with the source
|
|
|
|
* ID, the AER driver should traverse the child device tree, reading
|
|
|
|
* AER registers to find the faulting device.
|
|
|
|
*/
|
|
|
|
static void quirk_no_aersid(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
/* VMD Domain */
|
2018-09-08 02:22:30 +07:00
|
|
|
if (is_vmd(pdev->bus) && pci_is_root_bus(pdev->bus))
|
2017-08-18 01:10:12 +07:00
|
|
|
pdev->bus->bus_flags |= PCI_BUS_FLAGS_NO_AERSID;
|
|
|
|
}
|
2018-09-08 02:22:30 +07:00
|
|
|
DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
|
|
|
|
PCI_CLASS_BRIDGE_PCI, 8, quirk_no_aersid);
|
2017-10-25 02:40:29 +07:00
|
|
|
|
x86/PCI: Fixup RTIT_BAR of Intel Denverton Trace Hub
On Denverton's integration of the Intel(R) Trace Hub (for a reference and
overview see Documentation/trace/intel_th.rst) the reported size of one of
its resources (RTIT_BAR) doesn't match its actual size, which leads to
overlaps with other devices' resources.
In practice, it overlaps with XHCI MMIO space, which results in the xhci
driver bailing out after seeing its registers as 0xffffffff, and perceived
disappearance of all USB devices:
intel_th_pci 0000:00:1f.7: enabling device (0004 -> 0006)
xhci_hcd 0000:00:15.0: xHCI host controller not responding, assume dead
xhci_hcd 0000:00:15.0: xHC not responding in xhci_irq, assume controller is dead
xhci_hcd 0000:00:15.0: HC died; cleaning up
usb 1-1: USB disconnect, device number 2
For this reason, we need to resize the RTIT_BAR on Denverton to its actual
size, which in this case is 4MB. The corresponding erratum is DNV36 at the
link below:
DNV36. Processor Host Root Complex May Incorrectly Route Memory
Accesses to Intel® Trace Hub
Problem: The Intel® Trace Hub RTIT_BAR (B0:D31:F7 offset 20h) is
reported as a 2KB memory range. Due to this erratum, the
processor Host Root Complex will forward addresses from
RTIT_BAR to RTIT_BAR + 4MB -1 to Intel® Trace Hub.
Implication: Devices assigned within the RTIT_BAR to RTIT_BAR + 4MB -1
space may not function correctly.
Workaround: A BIOS code change has been identified and may be
implemented as a workaround for this erratum.
Status: No Fix.
Note that 5118ccd34780 ("intel_th: pci: Add Denverton SOC support") updates
the Trace Hub driver so it claims the Denverton device, but the resource
overlap exists regardless of whether that driver is loaded or that commit
is included.
Link: https://www.intel.com/content/dam/www/public/us/en/documents/specification-updates/atom-c3000-family-spec-update.pdf
Signed-off-by: Alexander Shishkin <alexander.shishkin@linux.intel.com>
[bhelgaas: include erratum text, clarify relationship with 5118ccd34780]
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
Cc: stable@vger.kernel.org
2019-02-07 20:30:05 +07:00
|
|
|
static void quirk_intel_th_dnv(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
struct resource *r = &dev->resource[4];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Denverton reports 2k of RTIT_BAR (intel_th resource 4), which
|
|
|
|
* appears to be 4 MB in reality.
|
|
|
|
*/
|
|
|
|
if (r->end == r->start + 0x7ff) {
|
|
|
|
r->start = 0;
|
|
|
|
r->end = 0x3fffff;
|
|
|
|
r->flags |= IORESOURCE_UNSET;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x19e1, quirk_intel_th_dnv);
|
|
|
|
|
2017-10-25 02:40:29 +07:00
|
|
|
#ifdef CONFIG_PHYS_ADDR_T_64BIT
|
|
|
|
|
|
|
|
#define AMD_141b_MMIO_BASE(x) (0x80 + (x) * 0x8)
|
|
|
|
#define AMD_141b_MMIO_BASE_RE_MASK BIT(0)
|
|
|
|
#define AMD_141b_MMIO_BASE_WE_MASK BIT(1)
|
|
|
|
#define AMD_141b_MMIO_BASE_MMIOBASE_MASK GENMASK(31,8)
|
|
|
|
|
|
|
|
#define AMD_141b_MMIO_LIMIT(x) (0x84 + (x) * 0x8)
|
|
|
|
#define AMD_141b_MMIO_LIMIT_MMIOLIMIT_MASK GENMASK(31,8)
|
|
|
|
|
|
|
|
#define AMD_141b_MMIO_HIGH(x) (0x180 + (x) * 0x4)
|
|
|
|
#define AMD_141b_MMIO_HIGH_MMIOBASE_MASK GENMASK(7,0)
|
|
|
|
#define AMD_141b_MMIO_HIGH_MMIOLIMIT_SHIFT 16
|
|
|
|
#define AMD_141b_MMIO_HIGH_MMIOLIMIT_MASK GENMASK(23,16)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The PCI Firmware Spec, rev 3.2, notes that ACPI should optionally allow
|
|
|
|
* configuring host bridge windows using the _PRS and _SRS methods.
|
|
|
|
*
|
|
|
|
* But this is rarely implemented, so we manually enable a large 64bit BAR for
|
|
|
|
* PCIe device on AMD Family 15h (Models 00h-1fh, 30h-3fh, 60h-7fh) Processors
|
|
|
|
* here.
|
|
|
|
*/
|
|
|
|
static void pci_amd_enable_64bit_bar(struct pci_dev *dev)
|
|
|
|
{
|
2018-01-16 16:43:17 +07:00
|
|
|
static const char *name = "PCI Bus 0000:00";
|
|
|
|
struct resource *res, *conflict;
|
2017-10-25 02:40:29 +07:00
|
|
|
u32 base, limit, high;
|
2017-11-29 21:12:28 +07:00
|
|
|
struct pci_dev *other;
|
2018-01-11 20:23:30 +07:00
|
|
|
unsigned i;
|
2017-11-29 21:12:28 +07:00
|
|
|
|
2018-01-11 20:23:29 +07:00
|
|
|
if (!(pci_probe & PCI_BIG_ROOT_WINDOW))
|
|
|
|
return;
|
|
|
|
|
2017-11-29 21:12:28 +07:00
|
|
|
/* Check that we are the only device of that type */
|
|
|
|
other = pci_get_device(dev->vendor, dev->device, NULL);
|
|
|
|
if (other != dev ||
|
|
|
|
(other = pci_get_device(dev->vendor, dev->device, other))) {
|
|
|
|
/* This is a multi-socket system, don't touch it for now */
|
|
|
|
pci_dev_put(other);
|
|
|
|
return;
|
|
|
|
}
|
2017-10-25 02:40:29 +07:00
|
|
|
|
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
pci_read_config_dword(dev, AMD_141b_MMIO_BASE(i), &base);
|
|
|
|
pci_read_config_dword(dev, AMD_141b_MMIO_HIGH(i), &high);
|
|
|
|
|
|
|
|
/* Is this slot free? */
|
|
|
|
if (!(base & (AMD_141b_MMIO_BASE_RE_MASK |
|
|
|
|
AMD_141b_MMIO_BASE_WE_MASK)))
|
|
|
|
break;
|
|
|
|
|
|
|
|
base >>= 8;
|
|
|
|
base |= high << 24;
|
|
|
|
|
|
|
|
/* Abort if a slot already configures a 64bit BAR. */
|
|
|
|
if (base > 0x10000)
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (i == 8)
|
|
|
|
return;
|
|
|
|
|
|
|
|
res = kzalloc(sizeof(*res), GFP_KERNEL);
|
|
|
|
if (!res)
|
|
|
|
return;
|
|
|
|
|
2018-01-11 20:23:30 +07:00
|
|
|
/*
|
|
|
|
* Allocate a 256GB window directly below the 0xfd00000000 hardware
|
|
|
|
* limit (see AMD Family 15h Models 30h-3Fh BKDG, sec 2.4.6).
|
|
|
|
*/
|
2018-01-16 16:43:17 +07:00
|
|
|
res->name = name;
|
2017-10-25 02:40:29 +07:00
|
|
|
res->flags = IORESOURCE_PREFETCH | IORESOURCE_MEM |
|
|
|
|
IORESOURCE_MEM_64 | IORESOURCE_WINDOW;
|
2018-01-11 20:23:30 +07:00
|
|
|
res->start = 0xbd00000000ull;
|
2017-10-25 02:40:29 +07:00
|
|
|
res->end = 0xfd00000000ull - 1;
|
|
|
|
|
2018-01-16 16:43:17 +07:00
|
|
|
conflict = request_resource_conflict(&iomem_resource, res);
|
|
|
|
if (conflict) {
|
2018-01-11 20:23:30 +07:00
|
|
|
kfree(res);
|
2018-01-16 16:43:17 +07:00
|
|
|
if (conflict->name != name)
|
|
|
|
return;
|
2017-10-25 02:40:29 +07:00
|
|
|
|
2018-01-16 16:43:17 +07:00
|
|
|
/* We are resuming from suspend; just reenable the window */
|
|
|
|
res = conflict;
|
|
|
|
} else {
|
|
|
|
dev_info(&dev->dev, "adding root bus resource %pR (tainting kernel)\n",
|
|
|
|
res);
|
|
|
|
add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
|
|
|
|
pci_bus_add_resource(dev->bus, res, 0);
|
|
|
|
}
|
2017-10-25 02:40:29 +07:00
|
|
|
|
|
|
|
base = ((res->start >> 8) & AMD_141b_MMIO_BASE_MMIOBASE_MASK) |
|
|
|
|
AMD_141b_MMIO_BASE_RE_MASK | AMD_141b_MMIO_BASE_WE_MASK;
|
|
|
|
limit = ((res->end + 1) >> 8) & AMD_141b_MMIO_LIMIT_MMIOLIMIT_MASK;
|
|
|
|
high = ((res->start >> 40) & AMD_141b_MMIO_HIGH_MMIOBASE_MASK) |
|
|
|
|
((((res->end + 1) >> 40) << AMD_141b_MMIO_HIGH_MMIOLIMIT_SHIFT)
|
|
|
|
& AMD_141b_MMIO_HIGH_MMIOLIMIT_MASK);
|
|
|
|
|
|
|
|
pci_write_config_dword(dev, AMD_141b_MMIO_HIGH(i), high);
|
|
|
|
pci_write_config_dword(dev, AMD_141b_MMIO_LIMIT(i), limit);
|
|
|
|
pci_write_config_dword(dev, AMD_141b_MMIO_BASE(i), base);
|
|
|
|
}
|
2017-11-29 21:12:28 +07:00
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1401, pci_amd_enable_64bit_bar);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x141b, pci_amd_enable_64bit_bar);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1571, pci_amd_enable_64bit_bar);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15b1, pci_amd_enable_64bit_bar);
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1601, pci_amd_enable_64bit_bar);
|
2018-01-16 16:43:17 +07:00
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x1401, pci_amd_enable_64bit_bar);
|
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x141b, pci_amd_enable_64bit_bar);
|
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x1571, pci_amd_enable_64bit_bar);
|
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x15b1, pci_amd_enable_64bit_bar);
|
|
|
|
DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x1601, pci_amd_enable_64bit_bar);
|
2017-10-25 02:40:29 +07:00
|
|
|
|
|
|
|
#endif
|