2005-06-24 12:01:16 +07:00
|
|
|
/*
|
2006-10-04 04:01:26 +07:00
|
|
|
* arch/xtensa/kernel/setup.c
|
2005-06-24 12:01:16 +07:00
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Copyright (C) 1995 Linus Torvalds
|
|
|
|
* Copyright (C) 2001 - 2005 Tensilica Inc.
|
2016-04-26 02:08:20 +07:00
|
|
|
* Copyright (C) 2014 - 2016 Cadence Design Systems Inc.
|
2005-06-24 12:01:16 +07:00
|
|
|
*
|
|
|
|
* Chris Zankel <chris@zankel.net>
|
|
|
|
* Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
|
|
|
|
* Kevin Chea
|
|
|
|
* Marc Gauthier<marc@tensilica.com> <marc@alumni.uwaterloo.ca>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/init.h>
|
2008-07-24 11:28:13 +07:00
|
|
|
#include <linux/mm.h>
|
2005-06-24 12:01:16 +07:00
|
|
|
#include <linux/proc_fs.h>
|
2006-07-10 18:44:13 +07:00
|
|
|
#include <linux/screen_info.h>
|
2005-06-24 12:01:16 +07:00
|
|
|
#include <linux/kernel.h>
|
2013-10-17 05:42:26 +07:00
|
|
|
#include <linux/percpu.h>
|
|
|
|
#include <linux/cpu.h>
|
2016-07-24 07:24:55 +07:00
|
|
|
#include <linux/of.h>
|
2012-11-04 03:30:13 +07:00
|
|
|
#include <linux/of_fdt.h>
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
|
|
|
|
# include <linux/console.h>
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PROC_FS
|
|
|
|
# include <linux/seq_file.h>
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#include <asm/bootparam.h>
|
2017-12-04 04:28:52 +07:00
|
|
|
#include <asm/kasan.h>
|
2013-10-17 05:42:21 +07:00
|
|
|
#include <asm/mmu_context.h>
|
2005-06-24 12:01:16 +07:00
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/timex.h>
|
|
|
|
#include <asm/platform.h>
|
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/setup.h>
|
2007-06-01 07:47:01 +07:00
|
|
|
#include <asm/param.h>
|
2013-10-17 05:42:26 +07:00
|
|
|
#include <asm/smp.h>
|
2014-03-23 06:17:43 +07:00
|
|
|
#include <asm/sysmem.h>
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2009-03-11 02:55:49 +07:00
|
|
|
#include <platform/hardware.h>
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
|
2016-11-16 09:08:07 +07:00
|
|
|
struct screen_info screen_info = {
|
|
|
|
.orig_x = 0,
|
|
|
|
.orig_y = 24,
|
|
|
|
.orig_video_cols = 80,
|
|
|
|
.orig_video_lines = 24,
|
|
|
|
.orig_video_isVGA = 1,
|
|
|
|
.orig_video_points = 16,
|
|
|
|
};
|
2005-06-24 12:01:16 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_BLK_DEV_INITRD
|
2013-08-31 05:06:53 +07:00
|
|
|
extern unsigned long initrd_start;
|
|
|
|
extern unsigned long initrd_end;
|
2005-06-24 12:01:16 +07:00
|
|
|
int initrd_is_mapped = 0;
|
|
|
|
extern int initrd_below_start_ok;
|
|
|
|
#endif
|
|
|
|
|
2012-11-04 03:30:13 +07:00
|
|
|
#ifdef CONFIG_OF
|
|
|
|
void *dtb_start = __dtb_start;
|
|
|
|
#endif
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
extern unsigned long loops_per_jiffy;
|
|
|
|
|
|
|
|
/* Command line specified as configuration option. */
|
|
|
|
|
2007-02-12 15:54:25 +07:00
|
|
|
static char __initdata command_line[COMMAND_LINE_SIZE];
|
2005-06-24 12:01:16 +07:00
|
|
|
|
|
|
|
#ifdef CONFIG_CMDLINE_BOOL
|
|
|
|
static char default_command_line[COMMAND_LINE_SIZE] __initdata = CONFIG_CMDLINE;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Boot parameter parsing.
|
|
|
|
*
|
|
|
|
* The Xtensa port uses a list of variable-sized tags to pass data to
|
|
|
|
* the kernel. The first tag must be a BP_TAG_FIRST tag for the list
|
|
|
|
* to be recognised. The list is terminated with a zero-sized
|
|
|
|
* BP_TAG_LAST tag.
|
|
|
|
*/
|
|
|
|
|
|
|
|
typedef struct tagtable {
|
|
|
|
u32 tag;
|
|
|
|
int (*parse)(const bp_tag_t*);
|
|
|
|
} tagtable_t;
|
|
|
|
|
|
|
|
#define __tagtable(tag, fn) static tagtable_t __tagtable_##fn \
|
2012-10-15 06:55:37 +07:00
|
|
|
__attribute__((used, section(".taglist"))) = { tag, fn }
|
2005-06-24 12:01:16 +07:00
|
|
|
|
|
|
|
/* parse current tag */
|
|
|
|
|
2012-11-04 03:30:13 +07:00
|
|
|
static int __init parse_tag_mem(const bp_tag_t *tag)
|
|
|
|
{
|
2014-03-23 06:17:43 +07:00
|
|
|
struct bp_meminfo *mi = (struct bp_meminfo *)(tag->data);
|
2012-11-04 03:30:13 +07:00
|
|
|
|
|
|
|
if (mi->type != MEMORY_TYPE_CONVENTIONAL)
|
|
|
|
return -1;
|
|
|
|
|
2016-04-26 02:08:20 +07:00
|
|
|
return memblock_add(mi->start, mi->end - mi->start);
|
2012-11-04 03:30:13 +07:00
|
|
|
}
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
__tagtable(BP_TAG_MEMORY, parse_tag_mem);
|
|
|
|
|
|
|
|
#ifdef CONFIG_BLK_DEV_INITRD
|
|
|
|
|
|
|
|
static int __init parse_tag_initrd(const bp_tag_t* tag)
|
|
|
|
{
|
2014-03-23 06:17:43 +07:00
|
|
|
struct bp_meminfo *mi = (struct bp_meminfo *)(tag->data);
|
|
|
|
|
2013-08-31 05:06:53 +07:00
|
|
|
initrd_start = (unsigned long)__va(mi->start);
|
|
|
|
initrd_end = (unsigned long)__va(mi->end);
|
2005-06-24 12:01:16 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
__tagtable(BP_TAG_INITRD, parse_tag_initrd);
|
|
|
|
|
2017-01-04 00:37:34 +07:00
|
|
|
#endif /* CONFIG_BLK_DEV_INITRD */
|
|
|
|
|
2012-11-04 03:30:13 +07:00
|
|
|
#ifdef CONFIG_OF
|
|
|
|
|
|
|
|
static int __init parse_tag_fdt(const bp_tag_t *tag)
|
|
|
|
{
|
2013-06-09 07:52:11 +07:00
|
|
|
dtb_start = __va(tag->data[0]);
|
2012-11-04 03:30:13 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
__tagtable(BP_TAG_FDT, parse_tag_fdt);
|
|
|
|
|
|
|
|
#endif /* CONFIG_OF */
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
static int __init parse_tag_cmdline(const bp_tag_t* tag)
|
|
|
|
{
|
2012-11-04 03:30:13 +07:00
|
|
|
strlcpy(command_line, (char *)(tag->data), COMMAND_LINE_SIZE);
|
2005-06-24 12:01:16 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
__tagtable(BP_TAG_COMMAND_LINE, parse_tag_cmdline);
|
|
|
|
|
|
|
|
static int __init parse_bootparam(const bp_tag_t* tag)
|
|
|
|
{
|
|
|
|
extern tagtable_t __tagtable_begin, __tagtable_end;
|
|
|
|
tagtable_t *t;
|
|
|
|
|
|
|
|
/* Boot parameters must start with a BP_TAG_FIRST tag. */
|
|
|
|
|
|
|
|
if (tag->id != BP_TAG_FIRST) {
|
2017-12-16 03:00:30 +07:00
|
|
|
pr_warn("Invalid boot parameters!\n");
|
2005-06-24 12:01:16 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
tag = (bp_tag_t*)((unsigned long)tag + sizeof(bp_tag_t) + tag->size);
|
|
|
|
|
|
|
|
/* Parse all tags. */
|
|
|
|
|
|
|
|
while (tag != NULL && tag->id != BP_TAG_LAST) {
|
2017-12-16 03:00:30 +07:00
|
|
|
for (t = &__tagtable_begin; t < &__tagtable_end; t++) {
|
2005-06-24 12:01:16 +07:00
|
|
|
if (tag->id == t->tag) {
|
|
|
|
t->parse(tag);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (t == &__tagtable_end)
|
2017-12-16 03:00:30 +07:00
|
|
|
pr_warn("Ignoring tag 0x%08x\n", tag->id);
|
2005-06-24 12:01:16 +07:00
|
|
|
tag = (bp_tag_t*)((unsigned long)(tag + 1) + tag->size);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-11-04 03:30:13 +07:00
|
|
|
#ifdef CONFIG_OF
|
|
|
|
|
2015-09-25 03:36:45 +07:00
|
|
|
#if !XCHAL_HAVE_PTP_MMU || XCHAL_HAVE_SPANNING_WAY
|
2013-12-29 16:03:30 +07:00
|
|
|
unsigned long xtensa_kio_paddr = XCHAL_KIO_DEFAULT_PADDR;
|
|
|
|
EXPORT_SYMBOL(xtensa_kio_paddr);
|
|
|
|
|
|
|
|
static int __init xtensa_dt_io_area(unsigned long node, const char *uname,
|
|
|
|
int depth, void *data)
|
|
|
|
{
|
|
|
|
const __be32 *ranges;
|
2014-04-02 11:49:03 +07:00
|
|
|
int len;
|
2013-12-29 16:03:30 +07:00
|
|
|
|
|
|
|
if (depth > 1)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (!of_flat_dt_is_compatible(node, "simple-bus"))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
ranges = of_get_flat_dt_prop(node, "ranges", &len);
|
|
|
|
if (!ranges)
|
|
|
|
return 1;
|
|
|
|
if (len == 0)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
xtensa_kio_paddr = of_read_ulong(ranges+1, 1);
|
|
|
|
/* round down to nearest 256MB boundary */
|
|
|
|
xtensa_kio_paddr &= 0xf0000000;
|
|
|
|
|
2017-12-16 11:45:35 +07:00
|
|
|
init_kio();
|
|
|
|
|
2013-12-29 16:03:30 +07:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static int __init xtensa_dt_io_area(unsigned long node, const char *uname,
|
|
|
|
int depth, void *data)
|
|
|
|
{
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-11-04 03:30:13 +07:00
|
|
|
void __init early_init_devtree(void *params)
|
|
|
|
{
|
2013-08-28 22:05:10 +07:00
|
|
|
early_init_dt_scan(params);
|
2013-12-29 16:03:30 +07:00
|
|
|
of_scan_flat_dt(xtensa_dt_io_area, NULL);
|
2012-11-04 03:30:13 +07:00
|
|
|
|
2013-08-28 22:05:10 +07:00
|
|
|
if (!command_line[0])
|
|
|
|
strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
|
2012-11-04 03:30:13 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_OF */
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
/*
|
|
|
|
* Initialize architecture. (Early stage)
|
|
|
|
*/
|
|
|
|
|
|
|
|
void __init init_arch(bp_tag_t *bp_start)
|
|
|
|
{
|
2017-12-16 11:45:35 +07:00
|
|
|
/* Initialize MMU. */
|
|
|
|
|
|
|
|
init_mmu();
|
|
|
|
|
2017-12-04 04:28:52 +07:00
|
|
|
/* Initialize initial KASAN shadow map */
|
|
|
|
|
|
|
|
kasan_early_init();
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
/* Parse boot parameters */
|
|
|
|
|
2012-11-29 07:53:51 +07:00
|
|
|
if (bp_start)
|
2012-11-04 03:30:13 +07:00
|
|
|
parse_bootparam(bp_start);
|
|
|
|
|
|
|
|
#ifdef CONFIG_OF
|
|
|
|
early_init_devtree(dtb_start);
|
|
|
|
#endif
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2012-11-04 03:30:13 +07:00
|
|
|
#ifdef CONFIG_CMDLINE_BOOL
|
|
|
|
if (!command_line[0])
|
|
|
|
strlcpy(command_line, default_command_line, COMMAND_LINE_SIZE);
|
|
|
|
#endif
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
/* Early hook for platforms */
|
|
|
|
|
|
|
|
platform_init(bp_start);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize system. Setup memory and reserve regions.
|
|
|
|
*/
|
|
|
|
|
2017-08-03 09:36:09 +07:00
|
|
|
extern char _end[];
|
|
|
|
extern char _stext[];
|
2005-06-24 12:01:16 +07:00
|
|
|
extern char _WindowVectors_text_start;
|
|
|
|
extern char _WindowVectors_text_end;
|
2017-12-04 11:55:35 +07:00
|
|
|
extern char _DebugInterruptVector_text_start;
|
2005-06-24 12:01:16 +07:00
|
|
|
extern char _DebugInterruptVector_text_end;
|
2017-12-04 11:55:35 +07:00
|
|
|
extern char _KernelExceptionVector_text_start;
|
2005-06-24 12:01:16 +07:00
|
|
|
extern char _KernelExceptionVector_text_end;
|
2017-12-04 11:55:35 +07:00
|
|
|
extern char _UserExceptionVector_text_start;
|
2005-06-24 12:01:16 +07:00
|
|
|
extern char _UserExceptionVector_text_end;
|
2017-12-04 11:55:35 +07:00
|
|
|
extern char _DoubleExceptionVector_text_start;
|
2005-06-24 12:01:16 +07:00
|
|
|
extern char _DoubleExceptionVector_text_end;
|
2013-01-05 07:57:17 +07:00
|
|
|
#if XCHAL_EXCM_LEVEL >= 2
|
|
|
|
extern char _Level2InterruptVector_text_start;
|
|
|
|
extern char _Level2InterruptVector_text_end;
|
|
|
|
#endif
|
|
|
|
#if XCHAL_EXCM_LEVEL >= 3
|
|
|
|
extern char _Level3InterruptVector_text_start;
|
|
|
|
extern char _Level3InterruptVector_text_end;
|
|
|
|
#endif
|
|
|
|
#if XCHAL_EXCM_LEVEL >= 4
|
|
|
|
extern char _Level4InterruptVector_text_start;
|
|
|
|
extern char _Level4InterruptVector_text_end;
|
|
|
|
#endif
|
|
|
|
#if XCHAL_EXCM_LEVEL >= 5
|
|
|
|
extern char _Level5InterruptVector_text_start;
|
|
|
|
extern char _Level5InterruptVector_text_end;
|
|
|
|
#endif
|
|
|
|
#if XCHAL_EXCM_LEVEL >= 6
|
|
|
|
extern char _Level6InterruptVector_text_start;
|
|
|
|
extern char _Level6InterruptVector_text_end;
|
|
|
|
#endif
|
2015-10-16 21:01:04 +07:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
extern char _SecondaryResetVector_text_start;
|
|
|
|
extern char _SecondaryResetVector_text_end;
|
|
|
|
#endif
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2016-04-26 02:08:20 +07:00
|
|
|
static inline int mem_reserve(unsigned long start, unsigned long end)
|
|
|
|
{
|
|
|
|
return memblock_reserve(start, end - start);
|
|
|
|
}
|
2012-11-28 14:33:02 +07:00
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
void __init setup_arch(char **cmdline_p)
|
|
|
|
{
|
2017-08-09 04:06:14 +07:00
|
|
|
pr_info("config ID: %08x:%08x\n",
|
|
|
|
get_sr(SREG_EPC), get_sr(SREG_EXCSAVE));
|
|
|
|
if (get_sr(SREG_EPC) != XCHAL_HW_CONFIGID0 ||
|
|
|
|
get_sr(SREG_EXCSAVE) != XCHAL_HW_CONFIGID1)
|
|
|
|
pr_info("built for config ID: %08x:%08x\n",
|
|
|
|
XCHAL_HW_CONFIGID0, XCHAL_HW_CONFIGID1);
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
*cmdline_p = command_line;
|
2017-03-14 00:34:36 +07:00
|
|
|
platform_setup(cmdline_p);
|
|
|
|
strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
|
2005-06-24 12:01:16 +07:00
|
|
|
|
|
|
|
/* Reserve some memory regions */
|
|
|
|
|
|
|
|
#ifdef CONFIG_BLK_DEV_INITRD
|
|
|
|
if (initrd_start < initrd_end) {
|
|
|
|
initrd_is_mapped = mem_reserve(__pa(initrd_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(initrd_end)) == 0;
|
2005-06-24 12:01:16 +07:00
|
|
|
initrd_below_start_ok = 1;
|
2012-11-29 07:53:51 +07:00
|
|
|
} else {
|
2005-06-24 12:01:16 +07:00
|
|
|
initrd_start = 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-08-03 09:36:09 +07:00
|
|
|
mem_reserve(__pa(_stext), __pa(_end));
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2017-01-05 01:40:49 +07:00
|
|
|
#ifdef CONFIG_VECTORS_OFFSET
|
2005-06-24 12:01:16 +07:00
|
|
|
mem_reserve(__pa(&_WindowVectors_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_WindowVectors_text_end));
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2017-12-04 11:55:35 +07:00
|
|
|
mem_reserve(__pa(&_DebugInterruptVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_DebugInterruptVector_text_end));
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2017-12-04 11:55:35 +07:00
|
|
|
mem_reserve(__pa(&_KernelExceptionVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_KernelExceptionVector_text_end));
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2017-12-04 11:55:35 +07:00
|
|
|
mem_reserve(__pa(&_UserExceptionVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_UserExceptionVector_text_end));
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2017-12-04 11:55:35 +07:00
|
|
|
mem_reserve(__pa(&_DoubleExceptionVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_DoubleExceptionVector_text_end));
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2013-01-05 07:57:17 +07:00
|
|
|
#if XCHAL_EXCM_LEVEL >= 2
|
|
|
|
mem_reserve(__pa(&_Level2InterruptVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_Level2InterruptVector_text_end));
|
2013-01-05 07:57:17 +07:00
|
|
|
#endif
|
|
|
|
#if XCHAL_EXCM_LEVEL >= 3
|
|
|
|
mem_reserve(__pa(&_Level3InterruptVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_Level3InterruptVector_text_end));
|
2013-01-05 07:57:17 +07:00
|
|
|
#endif
|
|
|
|
#if XCHAL_EXCM_LEVEL >= 4
|
|
|
|
mem_reserve(__pa(&_Level4InterruptVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_Level4InterruptVector_text_end));
|
2013-01-05 07:57:17 +07:00
|
|
|
#endif
|
|
|
|
#if XCHAL_EXCM_LEVEL >= 5
|
|
|
|
mem_reserve(__pa(&_Level5InterruptVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_Level5InterruptVector_text_end));
|
2013-01-05 07:57:17 +07:00
|
|
|
#endif
|
|
|
|
#if XCHAL_EXCM_LEVEL >= 6
|
|
|
|
mem_reserve(__pa(&_Level6InterruptVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_Level6InterruptVector_text_end));
|
2013-01-05 07:57:17 +07:00
|
|
|
#endif
|
|
|
|
|
2017-01-05 01:40:49 +07:00
|
|
|
#endif /* CONFIG_VECTORS_OFFSET */
|
|
|
|
|
2015-10-16 21:01:04 +07:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
mem_reserve(__pa(&_SecondaryResetVector_text_start),
|
2016-04-26 02:08:20 +07:00
|
|
|
__pa(&_SecondaryResetVector_text_end));
|
2015-10-16 21:01:04 +07:00
|
|
|
#endif
|
2014-03-22 00:04:40 +07:00
|
|
|
parse_early_param();
|
2005-06-24 12:01:16 +07:00
|
|
|
bootmem_init();
|
2017-12-04 04:28:52 +07:00
|
|
|
kasan_init();
|
2013-08-26 23:24:11 +07:00
|
|
|
unflatten_and_copy_device_tree();
|
2005-06-24 12:01:16 +07:00
|
|
|
|
2013-10-17 05:42:26 +07:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
smp_init_cpus();
|
|
|
|
#endif
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
paging_init();
|
2009-03-04 22:21:31 +07:00
|
|
|
zones_init();
|
2005-06-24 12:01:16 +07:00
|
|
|
|
|
|
|
#ifdef CONFIG_VT
|
|
|
|
# if defined(CONFIG_VGA_CONSOLE)
|
|
|
|
conswitchp = &vga_con;
|
|
|
|
# elif defined(CONFIG_DUMMY_CONSOLE)
|
|
|
|
conswitchp = &dummy_con;
|
|
|
|
# endif
|
|
|
|
#endif
|
|
|
|
|
2005-09-23 11:44:23 +07:00
|
|
|
#ifdef CONFIG_PCI
|
2005-06-24 12:01:16 +07:00
|
|
|
platform_pcibios_init();
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2013-10-17 05:42:26 +07:00
|
|
|
static DEFINE_PER_CPU(struct cpu, cpu_data);
|
|
|
|
|
|
|
|
static int __init topology_init(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for_each_possible_cpu(i) {
|
|
|
|
struct cpu *cpu = &per_cpu(cpu_data, i);
|
2013-10-17 05:42:28 +07:00
|
|
|
cpu->hotpluggable = !!i;
|
2013-10-17 05:42:26 +07:00
|
|
|
register_cpu(cpu, i);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
subsys_initcall(topology_init);
|
|
|
|
|
2016-09-08 03:33:47 +07:00
|
|
|
void cpu_reset(void)
|
|
|
|
{
|
2017-02-01 09:35:37 +07:00
|
|
|
#if XCHAL_HAVE_PTP_MMU && IS_ENABLED(CONFIG_MMU)
|
2016-09-12 11:35:07 +07:00
|
|
|
local_irq_disable();
|
|
|
|
/*
|
|
|
|
* We have full MMU: all autoload ways, ways 7, 8 and 9 of DTLB must
|
|
|
|
* be flushed.
|
|
|
|
* Way 4 is not currently used by linux.
|
|
|
|
* Ways 5 and 6 shall not be touched on MMUv2 as they are hardwired.
|
|
|
|
* Way 5 shall be flushed and way 6 shall be set to identity mapping
|
|
|
|
* on MMUv3.
|
|
|
|
*/
|
|
|
|
local_flush_tlb_all();
|
|
|
|
invalidate_page_directory();
|
|
|
|
#if XCHAL_HAVE_SPANNING_WAY
|
|
|
|
/* MMU v3 */
|
|
|
|
{
|
|
|
|
unsigned long vaddr = (unsigned long)cpu_reset;
|
|
|
|
unsigned long paddr = __pa(vaddr);
|
|
|
|
unsigned long tmpaddr = vaddr + SZ_512M;
|
|
|
|
unsigned long tmp0, tmp1, tmp2, tmp3;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Find a place for the temporary mapping. It must not be
|
|
|
|
* in the same 512MB region with vaddr or paddr, otherwise
|
|
|
|
* there may be multihit exception either on entry to the
|
|
|
|
* temporary mapping, or on entry to the identity mapping.
|
|
|
|
* (512MB is the biggest page size supported by TLB.)
|
|
|
|
*/
|
|
|
|
while (((tmpaddr ^ paddr) & -SZ_512M) == 0)
|
|
|
|
tmpaddr += SZ_512M;
|
|
|
|
|
|
|
|
/* Invalidate mapping in the selected temporary area */
|
2017-03-30 09:53:49 +07:00
|
|
|
if (itlb_probe(tmpaddr) & BIT(ITLB_HIT_BIT))
|
2016-09-12 11:35:07 +07:00
|
|
|
invalidate_itlb_entry(itlb_probe(tmpaddr));
|
2017-03-30 09:53:49 +07:00
|
|
|
if (itlb_probe(tmpaddr + PAGE_SIZE) & BIT(ITLB_HIT_BIT))
|
2016-09-12 11:35:07 +07:00
|
|
|
invalidate_itlb_entry(itlb_probe(tmpaddr + PAGE_SIZE));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Map two consecutive pages starting at the physical address
|
|
|
|
* of this function to the temporary mapping area.
|
|
|
|
*/
|
|
|
|
write_itlb_entry(__pte((paddr & PAGE_MASK) |
|
|
|
|
_PAGE_HW_VALID |
|
|
|
|
_PAGE_HW_EXEC |
|
|
|
|
_PAGE_CA_BYPASS),
|
|
|
|
tmpaddr & PAGE_MASK);
|
|
|
|
write_itlb_entry(__pte(((paddr & PAGE_MASK) + PAGE_SIZE) |
|
|
|
|
_PAGE_HW_VALID |
|
|
|
|
_PAGE_HW_EXEC |
|
|
|
|
_PAGE_CA_BYPASS),
|
|
|
|
(tmpaddr & PAGE_MASK) + PAGE_SIZE);
|
|
|
|
|
|
|
|
/* Reinitialize TLB */
|
|
|
|
__asm__ __volatile__ ("movi %0, 1f\n\t"
|
|
|
|
"movi %3, 2f\n\t"
|
|
|
|
"add %0, %0, %4\n\t"
|
|
|
|
"add %3, %3, %5\n\t"
|
|
|
|
"jx %0\n"
|
|
|
|
/*
|
|
|
|
* No literal, data or stack access
|
|
|
|
* below this point
|
|
|
|
*/
|
|
|
|
"1:\n\t"
|
|
|
|
/* Initialize *tlbcfg */
|
|
|
|
"movi %0, 0\n\t"
|
|
|
|
"wsr %0, itlbcfg\n\t"
|
|
|
|
"wsr %0, dtlbcfg\n\t"
|
|
|
|
/* Invalidate TLB way 5 */
|
|
|
|
"movi %0, 4\n\t"
|
|
|
|
"movi %1, 5\n"
|
|
|
|
"1:\n\t"
|
|
|
|
"iitlb %1\n\t"
|
|
|
|
"idtlb %1\n\t"
|
|
|
|
"add %1, %1, %6\n\t"
|
|
|
|
"addi %0, %0, -1\n\t"
|
|
|
|
"bnez %0, 1b\n\t"
|
|
|
|
/* Initialize TLB way 6 */
|
|
|
|
"movi %0, 7\n\t"
|
|
|
|
"addi %1, %9, 3\n\t"
|
|
|
|
"addi %2, %9, 6\n"
|
|
|
|
"1:\n\t"
|
|
|
|
"witlb %1, %2\n\t"
|
|
|
|
"wdtlb %1, %2\n\t"
|
|
|
|
"add %1, %1, %7\n\t"
|
|
|
|
"add %2, %2, %7\n\t"
|
|
|
|
"addi %0, %0, -1\n\t"
|
|
|
|
"bnez %0, 1b\n\t"
|
|
|
|
/* Jump to identity mapping */
|
|
|
|
"jx %3\n"
|
|
|
|
"2:\n\t"
|
|
|
|
/* Complete way 6 initialization */
|
|
|
|
"witlb %1, %2\n\t"
|
|
|
|
"wdtlb %1, %2\n\t"
|
|
|
|
/* Invalidate temporary mapping */
|
|
|
|
"sub %0, %9, %7\n\t"
|
|
|
|
"iitlb %0\n\t"
|
|
|
|
"add %0, %0, %8\n\t"
|
|
|
|
"iitlb %0"
|
|
|
|
: "=&a"(tmp0), "=&a"(tmp1), "=&a"(tmp2),
|
|
|
|
"=&a"(tmp3)
|
|
|
|
: "a"(tmpaddr - vaddr),
|
|
|
|
"a"(paddr - vaddr),
|
|
|
|
"a"(SZ_128M), "a"(SZ_512M),
|
|
|
|
"a"(PAGE_SIZE),
|
|
|
|
"a"((tmpaddr + SZ_512M) & PAGE_MASK)
|
|
|
|
: "memory");
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#endif
|
2016-09-12 12:05:32 +07:00
|
|
|
__asm__ __volatile__ ("movi a2, 0\n\t"
|
2016-09-08 03:33:47 +07:00
|
|
|
"wsr a2, icountlevel\n\t"
|
|
|
|
"movi a2, 0\n\t"
|
|
|
|
"wsr a2, icount\n\t"
|
|
|
|
#if XCHAL_NUM_IBREAK > 0
|
|
|
|
"wsr a2, ibreakenable\n\t"
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_LOOPS
|
|
|
|
"wsr a2, lcount\n\t"
|
|
|
|
#endif
|
|
|
|
"movi a2, 0x1f\n\t"
|
|
|
|
"wsr a2, ps\n\t"
|
|
|
|
"isync\n\t"
|
|
|
|
"jx %0\n\t"
|
|
|
|
:
|
|
|
|
: "a" (XCHAL_RESET_VECTOR_VADDR)
|
|
|
|
: "a2");
|
|
|
|
for (;;)
|
|
|
|
;
|
|
|
|
}
|
|
|
|
|
2005-06-24 12:01:16 +07:00
|
|
|
void machine_restart(char * cmd)
|
|
|
|
{
|
|
|
|
platform_restart();
|
|
|
|
}
|
|
|
|
|
|
|
|
void machine_halt(void)
|
|
|
|
{
|
|
|
|
platform_halt();
|
|
|
|
while (1);
|
|
|
|
}
|
|
|
|
|
|
|
|
void machine_power_off(void)
|
|
|
|
{
|
|
|
|
platform_power_off();
|
|
|
|
while (1);
|
|
|
|
}
|
|
|
|
#ifdef CONFIG_PROC_FS
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Display some core information through /proc/cpuinfo.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int
|
|
|
|
c_show(struct seq_file *f, void *slot)
|
|
|
|
{
|
|
|
|
/* high-level stuff */
|
2013-10-17 05:42:26 +07:00
|
|
|
seq_printf(f, "CPU count\t: %u\n"
|
2015-02-14 05:37:17 +07:00
|
|
|
"CPU list\t: %*pbl\n"
|
2013-10-17 05:42:26 +07:00
|
|
|
"vendor_id\t: Tensilica\n"
|
|
|
|
"model\t\t: Xtensa " XCHAL_HW_VERSION_NAME "\n"
|
|
|
|
"core ID\t\t: " XCHAL_CORE_ID "\n"
|
|
|
|
"build ID\t: 0x%x\n"
|
2017-08-09 04:06:14 +07:00
|
|
|
"config ID\t: %08x:%08x\n"
|
2013-10-17 05:42:26 +07:00
|
|
|
"byte order\t: %s\n"
|
|
|
|
"cpu MHz\t\t: %lu.%02lu\n"
|
|
|
|
"bogomips\t: %lu.%02lu\n",
|
|
|
|
num_online_cpus(),
|
2015-02-14 05:37:17 +07:00
|
|
|
cpumask_pr_args(cpu_online_mask),
|
2013-10-17 05:42:26 +07:00
|
|
|
XCHAL_BUILD_UNIQUE_ID,
|
2017-08-09 04:06:14 +07:00
|
|
|
get_sr(SREG_EPC), get_sr(SREG_EXCSAVE),
|
2013-10-17 05:42:26 +07:00
|
|
|
XCHAL_HAVE_BE ? "big" : "little",
|
|
|
|
ccount_freq/1000000,
|
|
|
|
(ccount_freq/10000) % 100,
|
|
|
|
loops_per_jiffy/(500000/HZ),
|
|
|
|
(loops_per_jiffy/(5000/HZ)) % 100);
|
2017-05-08 02:24:51 +07:00
|
|
|
seq_puts(f, "flags\t\t: "
|
2005-06-24 12:01:16 +07:00
|
|
|
#if XCHAL_HAVE_NMI
|
|
|
|
"nmi "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_DEBUG
|
|
|
|
"debug "
|
|
|
|
# if XCHAL_HAVE_OCD
|
|
|
|
"ocd "
|
|
|
|
# endif
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_DENSITY
|
|
|
|
"density "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_BOOLEANS
|
|
|
|
"boolean "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_LOOPS
|
|
|
|
"loop "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_NSA
|
|
|
|
"nsa "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_MINMAX
|
|
|
|
"minmax "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_SEXT
|
|
|
|
"sext "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_CLAMPS
|
|
|
|
"clamps "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_MAC16
|
|
|
|
"mac16 "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_MUL16
|
|
|
|
"mul16 "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_MUL32
|
|
|
|
"mul32 "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_MUL32_HIGH
|
|
|
|
"mul32h "
|
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_FP
|
|
|
|
"fpu "
|
2012-11-11 07:44:22 +07:00
|
|
|
#endif
|
|
|
|
#if XCHAL_HAVE_S32C1I
|
|
|
|
"s32c1i "
|
2005-06-24 12:01:16 +07:00
|
|
|
#endif
|
|
|
|
"\n");
|
|
|
|
|
|
|
|
/* Registers. */
|
|
|
|
seq_printf(f,"physical aregs\t: %d\n"
|
|
|
|
"misc regs\t: %d\n"
|
|
|
|
"ibreak\t\t: %d\n"
|
|
|
|
"dbreak\t\t: %d\n",
|
|
|
|
XCHAL_NUM_AREGS,
|
|
|
|
XCHAL_NUM_MISC_REGS,
|
|
|
|
XCHAL_NUM_IBREAK,
|
|
|
|
XCHAL_NUM_DBREAK);
|
|
|
|
|
|
|
|
|
|
|
|
/* Interrupt. */
|
|
|
|
seq_printf(f,"num ints\t: %d\n"
|
|
|
|
"ext ints\t: %d\n"
|
|
|
|
"int levels\t: %d\n"
|
|
|
|
"timers\t\t: %d\n"
|
|
|
|
"debug level\t: %d\n",
|
|
|
|
XCHAL_NUM_INTERRUPTS,
|
|
|
|
XCHAL_NUM_EXTINTERRUPTS,
|
|
|
|
XCHAL_NUM_INTLEVELS,
|
|
|
|
XCHAL_NUM_TIMERS,
|
|
|
|
XCHAL_DEBUGLEVEL);
|
|
|
|
|
|
|
|
/* Cache */
|
|
|
|
seq_printf(f,"icache line size: %d\n"
|
|
|
|
"icache ways\t: %d\n"
|
|
|
|
"icache size\t: %d\n"
|
|
|
|
"icache flags\t: "
|
|
|
|
#if XCHAL_ICACHE_LINE_LOCKABLE
|
2012-11-11 04:29:10 +07:00
|
|
|
"lock "
|
2005-06-24 12:01:16 +07:00
|
|
|
#endif
|
|
|
|
"\n"
|
|
|
|
"dcache line size: %d\n"
|
|
|
|
"dcache ways\t: %d\n"
|
|
|
|
"dcache size\t: %d\n"
|
|
|
|
"dcache flags\t: "
|
|
|
|
#if XCHAL_DCACHE_IS_WRITEBACK
|
2012-11-11 04:29:10 +07:00
|
|
|
"writeback "
|
2005-06-24 12:01:16 +07:00
|
|
|
#endif
|
|
|
|
#if XCHAL_DCACHE_LINE_LOCKABLE
|
2012-11-11 04:29:10 +07:00
|
|
|
"lock "
|
2005-06-24 12:01:16 +07:00
|
|
|
#endif
|
|
|
|
"\n",
|
|
|
|
XCHAL_ICACHE_LINESIZE,
|
|
|
|
XCHAL_ICACHE_WAYS,
|
|
|
|
XCHAL_ICACHE_SIZE,
|
|
|
|
XCHAL_DCACHE_LINESIZE,
|
|
|
|
XCHAL_DCACHE_WAYS,
|
|
|
|
XCHAL_DCACHE_SIZE);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We show only CPU #0 info.
|
|
|
|
*/
|
|
|
|
static void *
|
|
|
|
c_start(struct seq_file *f, loff_t *pos)
|
|
|
|
{
|
2013-10-17 05:42:26 +07:00
|
|
|
return (*pos == 0) ? (void *)1 : NULL;
|
2005-06-24 12:01:16 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void *
|
|
|
|
c_next(struct seq_file *f, void *v, loff_t *pos)
|
|
|
|
{
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
c_stop(struct seq_file *f, void *v)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2008-02-08 19:21:19 +07:00
|
|
|
const struct seq_operations cpuinfo_op =
|
2005-06-24 12:01:16 +07:00
|
|
|
{
|
2013-10-17 05:42:26 +07:00
|
|
|
.start = c_start,
|
|
|
|
.next = c_next,
|
|
|
|
.stop = c_stop,
|
|
|
|
.show = c_show,
|
2005-06-24 12:01:16 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
#endif /* CONFIG_PROC_FS */
|