2005-09-26 13:04:21 +07:00
|
|
|
/*
|
|
|
|
* PowerPC version
|
|
|
|
* Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
|
|
|
|
*
|
|
|
|
* Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
|
|
|
|
* Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
|
|
|
|
* Adapted for Power Macintosh by Paul Mackerras.
|
|
|
|
* Low-level exception handlers and MMU support
|
|
|
|
* rewritten by Paul Mackerras.
|
|
|
|
* Copyright (C) 1996 Paul Mackerras.
|
|
|
|
*
|
|
|
|
* Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
|
|
|
|
* Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
|
|
|
|
*
|
2009-06-03 04:17:38 +07:00
|
|
|
* This file contains the entry point for the 64-bit kernel along
|
|
|
|
* with some early initialization code common to all 64-bit powerpc
|
|
|
|
* variants.
|
2005-09-26 13:04:21 +07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version
|
|
|
|
* 2 of the License, or (at your option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/threads.h>
|
2014-01-09 12:44:29 +07:00
|
|
|
#include <linux/init.h>
|
2005-10-10 11:01:07 +07:00
|
|
|
#include <asm/reg.h>
|
2005-09-26 13:04:21 +07:00
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/mmu.h>
|
|
|
|
#include <asm/ppc_asm.h>
|
2016-09-28 08:31:48 +07:00
|
|
|
#include <asm/head-64.h>
|
2005-09-26 13:04:21 +07:00
|
|
|
#include <asm/asm-offsets.h>
|
|
|
|
#include <asm/bug.h>
|
|
|
|
#include <asm/cputable.h>
|
|
|
|
#include <asm/setup.h>
|
|
|
|
#include <asm/hvcall.h>
|
[PATCH] powerpc: Merge thread_info.h
Merge ppc32 and ppc64 versions of thread_info.h. They were pretty
similar already, the chief changes are:
- Instead of inline asm to implement current_thread_info(),
which needs to be different for ppc32 and ppc64, we use C with an
asm("r1") register variable. gcc turns it into the same asm as we
used to have for both platforms.
- We replace ppc32's 'local_flags' with the ppc64
'syscall_noerror' field. The noerror flag was in fact the only thing
in the local_flags field anyway, so the ppc64 approach is simpler, and
means we only need a load-immediate/store instead of load/mask/store
when clearing the flag.
- In readiness for 64k pages, when THREAD_SIZE will be less
than a page, ppc64 used kmalloc() rather than get_free_pages() to
allocate the kernel stack. With this patch we do the same for ppc32,
since there's no strong reason not to.
- For ppc64, we no longer export THREAD_SHIFT and THREAD_SIZE
via asm-offsets, thread_info.h can now be safely included in asm, as
on ppc32.
Built and booted on G4 Powerbook (ARCH=ppc and ARCH=powerpc) and
Power5 (ARCH=ppc64 and ARCH=powerpc).
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2005-10-21 12:45:50 +07:00
|
|
|
#include <asm/thread_info.h>
|
2006-09-25 15:19:00 +07:00
|
|
|
#include <asm/firmware.h>
|
2007-08-20 11:58:36 +07:00
|
|
|
#include <asm/page_64.h>
|
2008-04-17 11:35:01 +07:00
|
|
|
#include <asm/irqflags.h>
|
2010-04-16 05:11:32 +07:00
|
|
|
#include <asm/kvm_book3s_asm.h>
|
2010-11-18 22:06:17 +07:00
|
|
|
#include <asm/ptrace.h>
|
powerpc: Rework lazy-interrupt handling
The current implementation of lazy interrupts handling has some
issues that this tries to address.
We don't do the various workarounds we need to do when re-enabling
interrupts in some cases such as when returning from an interrupt
and thus we may still lose or get delayed decrementer or doorbell
interrupts.
The current scheme also makes it much harder to handle the external
"edge" interrupts provided by some BookE processors when using the
EPR facility (External Proxy) and the Freescale Hypervisor.
Additionally, we tend to keep interrupts hard disabled in a number
of cases, such as decrementer interrupts, external interrupts, or
when a masked decrementer interrupt is pending. This is sub-optimal.
This is an attempt at fixing it all in one go by reworking the way
we do the lazy interrupt disabling from the ground up.
The base idea is to replace the "hard_enabled" field with a
"irq_happened" field in which we store a bit mask of what interrupt
occurred while soft-disabled.
When re-enabling, either via arch_local_irq_restore() or when returning
from an interrupt, we can now decide what to do by testing bits in that
field.
We then implement replaying of the missed interrupts either by
re-using the existing exception frame (in exception exit case) or via
the creation of a new one from an assembly trampoline (in the
arch_local_irq_enable case).
This removes the need to play with the decrementer to try to create
fake interrupts, among others.
In addition, this adds a few refinements:
- We no longer hard disable decrementer interrupts that occur
while soft-disabled. We now simply bump the decrementer back to max
(on BookS) or leave it stopped (on BookE) and continue with hard interrupts
enabled, which means that we'll potentially get better sample quality from
performance monitor interrupts.
- Timer, decrementer and doorbell interrupts now hard-enable
shortly after removing the source of the interrupt, which means
they no longer run entirely hard disabled. Again, this will improve
perf sample quality.
- On Book3E 64-bit, we now make the performance monitor interrupt
act as an NMI like Book3S (the necessary C code for that to work
appear to already be present in the FSL perf code, notably calling
nmi_enter instead of irq_enter). (This also fixes a bug where BookE
perfmon interrupts could clobber r14 ... oops)
- We could make "masked" decrementer interrupts act as NMIs when doing
timer-based perf sampling to improve the sample quality.
Signed-off-by-yet: Benjamin Herrenschmidt <benh@kernel.crashing.org>
---
v2:
- Add hard-enable to decrementer, timer and doorbells
- Fix CR clobber in masked irq handling on BookE
- Make embedded perf interrupt act as an NMI
- Add a PACA_HAPPENED_EE_EDGE for use by FSL if they want
to retrigger an interrupt without preventing hard-enable
v3:
- Fix or vs. ori bug on Book3E
- Fix enabling of interrupts for some exceptions on Book3E
v4:
- Fix resend of doorbells on return from interrupt on Book3E
v5:
- Rebased on top of my latest series, which involves some significant
rework of some aspects of the patch.
v6:
- 32-bit compile fix
- more compile fixes with various .config combos
- factor out the asm code to soft-disable interrupts
- remove the C wrapper around preempt_schedule_irq
v7:
- Fix a bug with hard irq state tracking on native power7
2012-03-06 14:27:59 +07:00
|
|
|
#include <asm/hw_irq.h>
|
2015-11-20 16:14:02 +07:00
|
|
|
#include <asm/cputhreads.h>
|
2016-03-15 13:47:38 +07:00
|
|
|
#include <asm/ppc-opcode.h>
|
2016-01-14 11:33:46 +07:00
|
|
|
#include <asm/export.h>
|
2018-07-05 23:25:01 +07:00
|
|
|
#include <asm/feature-fixups.h>
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2011-03-31 08:57:33 +07:00
|
|
|
/* The physical memory is laid out such that the secondary processor
|
2009-06-03 04:17:38 +07:00
|
|
|
* spin code sits at 0x0000...0x00ff. On server, the vectors follow
|
|
|
|
* using the layout described in exceptions-64s.S
|
2005-09-26 13:04:21 +07:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Entering into this code we make the following assumptions:
|
2009-06-03 04:17:38 +07:00
|
|
|
*
|
|
|
|
* For pSeries or server processors:
|
2005-09-26 13:04:21 +07:00
|
|
|
* 1. The MMU is off & open firmware is running in real mode.
|
2017-10-23 15:05:07 +07:00
|
|
|
* 2. The primary CPU enters at __start.
|
|
|
|
* 3. If the RTAS supports "query-cpu-stopped-state", then secondary
|
|
|
|
* CPUs will enter as directed by "start-cpu" RTAS call, which is
|
|
|
|
* generic_secondary_smp_init, with PIR in r3.
|
|
|
|
* 4. Else the secondary CPUs will enter at secondary_hold (0x60) as
|
|
|
|
* directed by the "start-cpu" RTS call, with PIR in r3.
|
2011-09-20 01:27:58 +07:00
|
|
|
* -or- For OPAL entry:
|
2017-10-23 15:05:07 +07:00
|
|
|
* 1. The MMU is off, processor in HV mode.
|
|
|
|
* 2. The primary CPU enters at 0 with device-tree in r3, OPAL base
|
|
|
|
* in r8, and entry in r9 for debugging purposes.
|
|
|
|
* 3. Secondary CPUs enter as directed by OPAL_START_CPU call, which
|
|
|
|
* is at generic_secondary_smp_init, with PIR in r3.
|
2005-09-26 13:04:21 +07:00
|
|
|
*
|
2009-06-03 04:17:38 +07:00
|
|
|
* For Book3E processors:
|
|
|
|
* 1. The MMU is on running in AS0 in a state defined in ePAPR
|
|
|
|
* 2. The kernel is entered at __start
|
2005-09-26 13:04:21 +07:00
|
|
|
*/
|
|
|
|
|
2016-09-28 08:31:48 +07:00
|
|
|
OPEN_FIXED_SECTION(first_256B, 0x0, 0x100)
|
|
|
|
USE_FIXED_SECTION(first_256B)
|
|
|
|
/*
|
|
|
|
* Offsets are relative from the start of fixed section, and
|
|
|
|
* first_256B starts at 0. Offsets are a bit easier to use here
|
|
|
|
* than the fixed section entry macros.
|
|
|
|
*/
|
|
|
|
. = 0x0
|
2005-09-26 13:04:21 +07:00
|
|
|
_GLOBAL(__start)
|
|
|
|
/* NOP this out unconditionally */
|
|
|
|
BEGIN_FTR_SECTION
|
2013-09-23 09:04:45 +07:00
|
|
|
FIXUP_ENDIAN
|
2014-02-04 12:04:35 +07:00
|
|
|
b __start_initialization_multiplatform
|
2005-09-26 13:04:21 +07:00
|
|
|
END_FTR_SECTION(0, 1)
|
|
|
|
|
|
|
|
/* Catch branch to 0 in real mode */
|
|
|
|
trap
|
|
|
|
|
2014-03-11 07:54:06 +07:00
|
|
|
/* Secondary processors spin on this value until it becomes non-zero.
|
|
|
|
* When non-zero, it contains the real address of the function the cpu
|
|
|
|
* should jump to.
|
2008-08-30 08:40:24 +07:00
|
|
|
*/
|
2013-12-29 04:01:47 +07:00
|
|
|
.balign 8
|
2005-09-26 13:04:21 +07:00
|
|
|
.globl __secondary_hold_spinloop
|
|
|
|
__secondary_hold_spinloop:
|
2017-03-09 12:42:12 +07:00
|
|
|
.8byte 0x0
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/* Secondary processors write this value with their cpu # */
|
|
|
|
/* after they enter the spin loop immediately below. */
|
|
|
|
.globl __secondary_hold_acknowledge
|
|
|
|
__secondary_hold_acknowledge:
|
2017-03-09 12:42:12 +07:00
|
|
|
.8byte 0x0
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2010-11-18 07:35:07 +07:00
|
|
|
#ifdef CONFIG_RELOCATABLE
|
2008-10-24 01:41:09 +07:00
|
|
|
/* This flag is set to 1 by a loader if the kernel should run
|
|
|
|
* at the loaded address instead of the linked address. This
|
|
|
|
* is used by kexec-tools to keep the the kdump kernel in the
|
|
|
|
* crash_kernel region. The loader is responsible for
|
|
|
|
* observing the alignment requirement.
|
|
|
|
*/
|
2016-10-14 14:31:33 +07:00
|
|
|
|
|
|
|
#ifdef CONFIG_RELOCATABLE_TEST
|
|
|
|
#define RUN_AT_LOAD_DEFAULT 1 /* Test relocation, do not copy to 0 */
|
|
|
|
#else
|
|
|
|
#define RUN_AT_LOAD_DEFAULT 0x72756e30 /* "run0" -- relocate to 0 by default */
|
|
|
|
#endif
|
|
|
|
|
2008-10-24 01:41:09 +07:00
|
|
|
/* Do not move this variable as kexec-tools knows about it. */
|
|
|
|
. = 0x5c
|
|
|
|
.globl __run_at_load
|
|
|
|
__run_at_load:
|
2016-09-28 08:31:48 +07:00
|
|
|
DEFINE_FIXED_SYMBOL(__run_at_load)
|
2016-10-14 14:31:33 +07:00
|
|
|
.long RUN_AT_LOAD_DEFAULT
|
2008-10-24 01:41:09 +07:00
|
|
|
#endif
|
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
. = 0x60
|
|
|
|
/*
|
2007-06-16 05:06:23 +07:00
|
|
|
* The following code is used to hold secondary processors
|
|
|
|
* in a spin loop after they have entered the kernel, but
|
2005-09-26 13:04:21 +07:00
|
|
|
* before the bulk of the kernel has been relocated. This code
|
|
|
|
* is relocated to physical address 0x60 before prom_init is run.
|
|
|
|
* All of it must fit below the first exception vector at 0x100.
|
2008-08-30 08:40:24 +07:00
|
|
|
* Use .globl here not _GLOBAL because we want __secondary_hold
|
|
|
|
* to be the actual text address, not a descriptor.
|
2005-09-26 13:04:21 +07:00
|
|
|
*/
|
2008-08-30 08:40:24 +07:00
|
|
|
.globl __secondary_hold
|
|
|
|
__secondary_hold:
|
2013-09-23 09:04:45 +07:00
|
|
|
FIXUP_ENDIAN
|
2009-07-24 06:15:59 +07:00
|
|
|
#ifndef CONFIG_PPC_BOOK3E
|
2005-09-26 13:04:21 +07:00
|
|
|
mfmsr r24
|
|
|
|
ori r24,r24,MSR_RI
|
|
|
|
mtmsrd r24 /* RI on */
|
2009-07-24 06:15:59 +07:00
|
|
|
#endif
|
2006-02-13 14:11:13 +07:00
|
|
|
/* Grab our physical cpu number */
|
2005-09-26 13:04:21 +07:00
|
|
|
mr r24,r3
|
2012-12-04 00:05:47 +07:00
|
|
|
/* stash r4 for book3e */
|
|
|
|
mr r25,r4
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/* Tell the master cpu we're here */
|
|
|
|
/* Relocation is off & we are located at an address less */
|
|
|
|
/* than 0x100, so only need to grab low order offset. */
|
2016-09-28 08:31:48 +07:00
|
|
|
std r24,(ABS_ADDR(__secondary_hold_acknowledge))(0)
|
2005-09-26 13:04:21 +07:00
|
|
|
sync
|
|
|
|
|
2012-12-04 00:05:47 +07:00
|
|
|
li r26,0
|
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
|
|
|
tovirt(r26,r26)
|
|
|
|
#endif
|
2005-09-26 13:04:21 +07:00
|
|
|
/* All secondary cpus wait here until told to start. */
|
2016-09-28 08:31:48 +07:00
|
|
|
100: ld r12,(ABS_ADDR(__secondary_hold_spinloop))(r26)
|
2014-02-04 12:07:47 +07:00
|
|
|
cmpdi 0,r12,0
|
2008-08-30 08:40:24 +07:00
|
|
|
beq 100b
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2016-11-29 19:45:50 +07:00
|
|
|
#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE)
|
2012-12-04 00:05:47 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
2014-02-04 12:07:47 +07:00
|
|
|
tovirt(r12,r12)
|
|
|
|
#endif
|
|
|
|
mtctr r12
|
2005-09-26 13:04:21 +07:00
|
|
|
mr r3,r24
|
2012-12-04 00:05:47 +07:00
|
|
|
/*
|
|
|
|
* it may be the case that other platforms have r4 right to
|
|
|
|
* begin with, this gives us some safety in case it is not
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
|
|
|
mr r4,r25
|
|
|
|
#else
|
2009-07-24 06:15:59 +07:00
|
|
|
li r4,0
|
2012-12-04 00:05:47 +07:00
|
|
|
#endif
|
2011-04-05 11:34:58 +07:00
|
|
|
/* Make sure that patched code is visible */
|
|
|
|
isync
|
2005-12-06 04:49:00 +07:00
|
|
|
bctr
|
2005-09-26 13:04:21 +07:00
|
|
|
#else
|
|
|
|
BUG_OPCODE
|
|
|
|
#endif
|
2016-09-28 08:31:48 +07:00
|
|
|
CLOSE_FIXED_SECTION(first_256B)
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/* This value is used to mark exception frames on the stack. */
|
|
|
|
.section ".toc","aw"
|
|
|
|
exception_marker:
|
|
|
|
.tc ID_72656773_68657265[TC],0x7265677368657265
|
2016-09-28 08:31:48 +07:00
|
|
|
.previous
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/*
|
2009-06-03 04:17:38 +07:00
|
|
|
* On server, we include the exception vectors code here as it
|
|
|
|
* relies on absolute addressing which is only possible within
|
|
|
|
* this compilation unit
|
2005-11-07 07:06:55 +07:00
|
|
|
*/
|
2009-06-03 04:17:38 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3S
|
|
|
|
#include "exceptions-64s.S"
|
2016-09-28 08:31:48 +07:00
|
|
|
#else
|
|
|
|
OPEN_TEXT_SECTION(0x100)
|
2008-08-30 08:40:24 +07:00
|
|
|
#endif
|
2005-11-07 07:06:55 +07:00
|
|
|
|
2016-09-28 08:31:48 +07:00
|
|
|
USE_TEXT_SECTION()
|
|
|
|
|
2011-12-08 14:20:27 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
2015-11-20 16:14:02 +07:00
|
|
|
/*
|
|
|
|
* The booting_thread_hwid holds the thread id we want to boot in cpu
|
|
|
|
* hotplug case. It is set by cpu hotplug code, and is invalid by default.
|
|
|
|
* The thread id is the same as the initial value of SPRN_PIR[THREAD_ID]
|
|
|
|
* bit field.
|
|
|
|
*/
|
|
|
|
.globl booting_thread_hwid
|
|
|
|
booting_thread_hwid:
|
|
|
|
.long INVALID_THREAD_HWID
|
|
|
|
.align 3
|
|
|
|
/*
|
|
|
|
* start a thread in the same core
|
|
|
|
* input parameters:
|
|
|
|
* r3 = the thread physical id
|
|
|
|
* r4 = the entry point where thread starts
|
|
|
|
*/
|
|
|
|
_GLOBAL(book3e_start_thread)
|
|
|
|
LOAD_REG_IMMEDIATE(r5, MSR_KERNEL)
|
2016-11-23 20:02:07 +07:00
|
|
|
cmpwi r3, 0
|
2015-11-20 16:14:02 +07:00
|
|
|
beq 10f
|
2016-11-23 20:02:07 +07:00
|
|
|
cmpwi r3, 1
|
2015-11-20 16:14:02 +07:00
|
|
|
beq 11f
|
|
|
|
/* If the thread id is invalid, just exit. */
|
|
|
|
b 13f
|
|
|
|
10:
|
2016-03-15 13:47:38 +07:00
|
|
|
MTTMR(TMRN_IMSR0, 5)
|
|
|
|
MTTMR(TMRN_INIA0, 4)
|
2015-11-20 16:14:02 +07:00
|
|
|
b 12f
|
|
|
|
11:
|
2016-03-15 13:47:38 +07:00
|
|
|
MTTMR(TMRN_IMSR1, 5)
|
|
|
|
MTTMR(TMRN_INIA1, 4)
|
2015-11-20 16:14:02 +07:00
|
|
|
12:
|
|
|
|
isync
|
|
|
|
li r6, 1
|
|
|
|
sld r6, r6, r3
|
|
|
|
mtspr SPRN_TENS, r6
|
|
|
|
13:
|
|
|
|
blr
|
|
|
|
|
2015-11-20 16:13:59 +07:00
|
|
|
/*
|
|
|
|
* stop a thread in the same core
|
|
|
|
* input parameter:
|
|
|
|
* r3 = the thread physical id
|
|
|
|
*/
|
|
|
|
_GLOBAL(book3e_stop_thread)
|
2016-11-23 20:02:07 +07:00
|
|
|
cmpwi r3, 0
|
2015-11-20 16:13:59 +07:00
|
|
|
beq 10f
|
2016-11-23 20:02:07 +07:00
|
|
|
cmpwi r3, 1
|
2015-11-20 16:13:59 +07:00
|
|
|
beq 10f
|
|
|
|
/* If the thread id is invalid, just exit. */
|
|
|
|
b 13f
|
|
|
|
10:
|
|
|
|
li r4, 1
|
|
|
|
sld r4, r4, r3
|
|
|
|
mtspr SPRN_TENC, r4
|
|
|
|
13:
|
|
|
|
blr
|
|
|
|
|
2011-12-08 14:20:27 +07:00
|
|
|
_GLOBAL(fsl_secondary_thread_init)
|
2015-10-07 10:48:12 +07:00
|
|
|
mfspr r4,SPRN_BUCSR
|
|
|
|
|
2011-12-08 14:20:27 +07:00
|
|
|
/* Enable branch prediction */
|
|
|
|
lis r3,BUCSR_INIT@h
|
|
|
|
ori r3,r3,BUCSR_INIT@l
|
|
|
|
mtspr SPRN_BUCSR,r3
|
|
|
|
isync
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Fix PIR to match the linear numbering in the device tree.
|
|
|
|
*
|
|
|
|
* On e6500, the reset value of PIR uses the low three bits for
|
|
|
|
* the thread within a core, and the upper bits for the core
|
|
|
|
* number. There are two threads per core, so shift everything
|
|
|
|
* but the low bit right by two bits so that the cpu numbering is
|
|
|
|
* continuous.
|
2015-10-07 10:48:12 +07:00
|
|
|
*
|
|
|
|
* If the old value of BUCSR is non-zero, this thread has run
|
|
|
|
* before. Thus, we assume we are coming from kexec or a similar
|
|
|
|
* scenario, and PIR is already set to the correct value. This
|
|
|
|
* is a bit of a hack, but there are limited opportunities for
|
|
|
|
* getting information into the thread and the alternatives
|
|
|
|
* seemed like they'd be overkill. We can't tell just by looking
|
|
|
|
* at the old PIR value which state it's in, since the same value
|
|
|
|
* could be valid for one thread out of reset and for a different
|
|
|
|
* thread in Linux.
|
2011-12-08 14:20:27 +07:00
|
|
|
*/
|
2015-10-07 10:48:12 +07:00
|
|
|
|
2011-12-08 14:20:27 +07:00
|
|
|
mfspr r3, SPRN_PIR
|
2015-10-07 10:48:12 +07:00
|
|
|
cmpwi r4,0
|
|
|
|
bne 1f
|
2011-12-08 14:20:27 +07:00
|
|
|
rlwimi r3, r3, 30, 2, 30
|
|
|
|
mtspr SPRN_PIR, r3
|
2015-10-07 10:48:12 +07:00
|
|
|
1:
|
2011-12-08 14:20:27 +07:00
|
|
|
#endif
|
|
|
|
|
2009-07-24 06:15:59 +07:00
|
|
|
_GLOBAL(generic_secondary_thread_init)
|
|
|
|
mr r24,r3
|
|
|
|
|
|
|
|
/* turn on 64-bit mode */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl enable_64b_mode
|
2009-07-24 06:15:59 +07:00
|
|
|
|
|
|
|
/* get a valid TOC pointer, wherever we're mapped at */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl relative_toc
|
2012-11-27 00:41:08 +07:00
|
|
|
tovirt(r2,r2)
|
2009-07-24 06:15:59 +07:00
|
|
|
|
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
|
|
|
/* Book3E initialization */
|
|
|
|
mr r3,r24
|
2014-02-04 12:04:35 +07:00
|
|
|
bl book3e_secondary_thread_init
|
2009-07-24 06:15:59 +07:00
|
|
|
#endif
|
|
|
|
b generic_secondary_common_init
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/*
|
2006-08-11 12:07:08 +07:00
|
|
|
* On pSeries and most other platforms, secondary processors spin
|
|
|
|
* in the following code.
|
2005-09-26 13:04:21 +07:00
|
|
|
* At entry, r3 = this processor's number (physical cpu id)
|
2009-07-24 06:15:59 +07:00
|
|
|
*
|
|
|
|
* On Book3E, r4 = 1 to indicate that the initial TLB entry for
|
|
|
|
* this core already exists (setup via some other mechanism such
|
|
|
|
* as SCOM before entry).
|
2005-09-26 13:04:21 +07:00
|
|
|
*/
|
2006-08-11 12:07:08 +07:00
|
|
|
_GLOBAL(generic_secondary_smp_init)
|
2013-09-23 09:04:45 +07:00
|
|
|
FIXUP_ENDIAN
|
2005-09-26 13:04:21 +07:00
|
|
|
mr r24,r3
|
2009-07-24 06:15:59 +07:00
|
|
|
mr r25,r4
|
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/* turn on 64-bit mode */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl enable_64b_mode
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2009-07-24 06:15:59 +07:00
|
|
|
/* get a valid TOC pointer, wherever we're mapped at */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl relative_toc
|
2012-11-27 00:41:08 +07:00
|
|
|
tovirt(r2,r2)
|
2008-08-30 08:41:12 +07:00
|
|
|
|
2009-07-24 06:15:59 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
|
|
|
/* Book3E initialization */
|
|
|
|
mr r3,r24
|
|
|
|
mr r4,r25
|
2014-02-04 12:04:35 +07:00
|
|
|
bl book3e_secondary_core_init
|
2015-11-20 16:14:02 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* After common core init has finished, check if the current thread is the
|
|
|
|
* one we wanted to boot. If not, start the specified thread and stop the
|
|
|
|
* current thread.
|
|
|
|
*/
|
|
|
|
LOAD_REG_ADDR(r4, booting_thread_hwid)
|
|
|
|
lwz r3, 0(r4)
|
|
|
|
li r5, INVALID_THREAD_HWID
|
|
|
|
cmpw r3, r5
|
|
|
|
beq 20f
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The value of booting_thread_hwid has been stored in r3,
|
|
|
|
* so make it invalid.
|
|
|
|
*/
|
|
|
|
stw r5, 0(r4)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Get the current thread id and check if it is the one we wanted.
|
|
|
|
* If not, start the one specified in booting_thread_hwid and stop
|
|
|
|
* the current thread.
|
|
|
|
*/
|
|
|
|
mfspr r8, SPRN_TIR
|
|
|
|
cmpw r3, r8
|
|
|
|
beq 20f
|
|
|
|
|
|
|
|
/* start the specified thread */
|
|
|
|
LOAD_REG_ADDR(r5, fsl_secondary_thread_init)
|
|
|
|
ld r4, 0(r5)
|
|
|
|
bl book3e_start_thread
|
|
|
|
|
|
|
|
/* stop the current thread */
|
|
|
|
mr r3, r8
|
|
|
|
bl book3e_stop_thread
|
|
|
|
10:
|
|
|
|
b 10b
|
|
|
|
20:
|
2009-07-24 06:15:59 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
generic_secondary_common_init:
|
2005-09-26 13:04:21 +07:00
|
|
|
/* Set up a paca value for this processor. Since we have the
|
|
|
|
* physical cpu id in r24, we need to search the pacas to find
|
|
|
|
* which logical id maps to our physical one.
|
|
|
|
*/
|
2011-05-11 02:28:37 +07:00
|
|
|
#ifndef CONFIG_SMP
|
2014-02-04 12:04:35 +07:00
|
|
|
b kexec_wait /* wait for next kernel if !SMP */
|
2011-05-11 02:28:37 +07:00
|
|
|
#else
|
2018-02-13 22:08:12 +07:00
|
|
|
LOAD_REG_ADDR(r8, paca_ptrs) /* Load paca_ptrs pointe */
|
|
|
|
ld r8,0(r8) /* Get base vaddr of array */
|
2011-05-11 02:28:37 +07:00
|
|
|
LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */
|
|
|
|
lwz r7,0(r7) /* also the max paca allocated */
|
2005-09-26 13:04:21 +07:00
|
|
|
li r5,0 /* logical cpu id */
|
2018-02-13 22:08:12 +07:00
|
|
|
1:
|
|
|
|
sldi r9,r5,3 /* get paca_ptrs[] index from cpu id */
|
|
|
|
ldx r13,r9,r8 /* r13 = paca_ptrs[cpu id] */
|
|
|
|
lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */
|
2005-09-26 13:04:21 +07:00
|
|
|
cmpw r6,r24 /* Compare to our id */
|
|
|
|
beq 2f
|
|
|
|
addi r5,r5,1
|
2011-05-11 02:28:37 +07:00
|
|
|
cmpw r5,r7 /* Check if more pacas exist */
|
2005-09-26 13:04:21 +07:00
|
|
|
blt 1b
|
|
|
|
|
|
|
|
mr r3,r24 /* not found, copy phys to r3 */
|
2014-02-04 12:04:35 +07:00
|
|
|
b kexec_wait /* next kernel might do better */
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2011-01-20 13:50:21 +07:00
|
|
|
2: SET_PACA(r13)
|
2009-07-24 06:15:59 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
|
|
|
addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */
|
|
|
|
mtspr SPRN_SPRG_TLB_EXFRAME,r12
|
|
|
|
#endif
|
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/* From now on, r24 is expected to be logical cpuid */
|
|
|
|
mr r24,r5
|
2008-07-12 06:00:26 +07:00
|
|
|
|
2006-08-11 12:07:08 +07:00
|
|
|
/* See if we need to call a cpu state restore handler */
|
2008-08-30 08:41:12 +07:00
|
|
|
LOAD_REG_ADDR(r23, cur_cpu_spec)
|
2006-08-11 12:07:08 +07:00
|
|
|
ld r23,0(r23)
|
2014-03-11 07:54:06 +07:00
|
|
|
ld r12,CPU_SPEC_RESTORE(r23)
|
|
|
|
cmpdi 0,r12,0
|
2011-03-16 10:54:35 +07:00
|
|
|
beq 3f
|
2016-06-06 23:56:10 +07:00
|
|
|
#ifdef PPC64_ELF_ABI_v1
|
2014-03-11 07:54:06 +07:00
|
|
|
ld r12,0(r12)
|
|
|
|
#endif
|
2014-02-04 12:07:47 +07:00
|
|
|
mtctr r12
|
2006-08-11 12:07:08 +07:00
|
|
|
bctrl
|
|
|
|
|
2011-05-26 01:09:12 +07:00
|
|
|
3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */
|
2011-03-16 10:54:35 +07:00
|
|
|
lwarx r4,0,r3
|
|
|
|
subi r4,r4,1
|
|
|
|
stwcx. r4,0,r3
|
|
|
|
bne 3b
|
|
|
|
isync
|
|
|
|
|
|
|
|
4: HMT_LOW
|
2011-02-01 08:13:09 +07:00
|
|
|
lbz r23,PACAPROCSTART(r13) /* Test if this processor should */
|
|
|
|
/* start. */
|
|
|
|
cmpwi 0,r23,0
|
2011-03-16 10:54:35 +07:00
|
|
|
beq 4b /* Loop until told to go */
|
2011-02-01 08:13:09 +07:00
|
|
|
|
|
|
|
sync /* order paca.run and cur_cpu_spec */
|
2011-03-16 10:54:35 +07:00
|
|
|
isync /* In case code patching happened */
|
2011-02-01 08:13:09 +07:00
|
|
|
|
2011-03-16 10:54:35 +07:00
|
|
|
/* Create a temp kernel stack for use before relocation is on. */
|
2005-09-26 13:04:21 +07:00
|
|
|
ld r1,PACAEMERGSP(r13)
|
|
|
|
subi r1,r1,STACK_FRAME_OVERHEAD
|
|
|
|
|
2006-11-27 10:59:50 +07:00
|
|
|
b __secondary_start
|
2011-05-11 02:28:37 +07:00
|
|
|
#endif /* SMP */
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2008-08-30 08:41:12 +07:00
|
|
|
/*
|
|
|
|
* Turn the MMU off.
|
|
|
|
* Assumes we're mapped EA == RA if the MMU is on.
|
|
|
|
*/
|
2009-07-24 06:15:59 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3S
|
2014-02-04 12:06:11 +07:00
|
|
|
__mmu_off:
|
2005-09-26 13:04:21 +07:00
|
|
|
mfmsr r3
|
|
|
|
andi. r0,r3,MSR_IR|MSR_DR
|
|
|
|
beqlr
|
2008-08-30 08:41:12 +07:00
|
|
|
mflr r4
|
2005-09-26 13:04:21 +07:00
|
|
|
andc r3,r3,r0
|
|
|
|
mtspr SPRN_SRR0,r4
|
|
|
|
mtspr SPRN_SRR1,r3
|
|
|
|
sync
|
|
|
|
rfid
|
|
|
|
b . /* prevent speculative execution */
|
2009-07-24 06:15:59 +07:00
|
|
|
#endif
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Here is our main kernel entry point. We support currently 2 kind of entries
|
|
|
|
* depending on the value of r5.
|
|
|
|
*
|
|
|
|
* r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content
|
|
|
|
* in r3...r7
|
|
|
|
*
|
|
|
|
* r5 == NULL -> kexec style entry. r3 is a physical pointer to the
|
|
|
|
* DT block, r4 is a physical pointer to the kernel itself
|
|
|
|
*
|
|
|
|
*/
|
2014-02-04 12:06:11 +07:00
|
|
|
__start_initialization_multiplatform:
|
2008-08-30 08:41:12 +07:00
|
|
|
/* Make sure we are running in 64 bits mode */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl enable_64b_mode
|
2008-08-30 08:41:12 +07:00
|
|
|
|
|
|
|
/* Get TOC pointer (current runtime address) */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl relative_toc
|
2008-08-30 08:41:12 +07:00
|
|
|
|
|
|
|
/* find out where we are now */
|
|
|
|
bcl 20,31,$+4
|
|
|
|
0: mflr r26 /* r26 = runtime addr here */
|
|
|
|
addis r26,r26,(_stext - 0b)@ha
|
|
|
|
addi r26,r26,(_stext - 0b)@l /* current runtime base addr */
|
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/*
|
|
|
|
* Are we booted from a PROM Of-type client-interface ?
|
|
|
|
*/
|
|
|
|
cmpldi cr0,r5,0
|
2007-07-31 13:44:13 +07:00
|
|
|
beq 1f
|
2014-02-04 12:04:35 +07:00
|
|
|
b __boot_from_prom /* yes -> prom */
|
2007-07-31 13:44:13 +07:00
|
|
|
1:
|
2005-09-26 13:04:21 +07:00
|
|
|
/* Save parameters */
|
|
|
|
mr r31,r3
|
|
|
|
mr r30,r4
|
2011-09-20 00:44:59 +07:00
|
|
|
#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL
|
|
|
|
/* Save OPAL entry */
|
|
|
|
mr r28,r8
|
|
|
|
mr r29,r9
|
|
|
|
#endif
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2009-07-24 06:15:59 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
2014-02-04 12:04:35 +07:00
|
|
|
bl start_initialization_book3e
|
|
|
|
b __after_prom_start
|
2009-07-24 06:15:59 +07:00
|
|
|
#else
|
2005-09-26 13:04:21 +07:00
|
|
|
/* Setup some critical 970 SPRs before switching MMU off */
|
2006-08-11 12:07:08 +07:00
|
|
|
mfspr r0,SPRN_PVR
|
|
|
|
srwi r0,r0,16
|
|
|
|
cmpwi r0,0x39 /* 970 */
|
|
|
|
beq 1f
|
|
|
|
cmpwi r0,0x3c /* 970FX */
|
|
|
|
beq 1f
|
|
|
|
cmpwi r0,0x44 /* 970MP */
|
2006-10-26 05:32:40 +07:00
|
|
|
beq 1f
|
|
|
|
cmpwi r0,0x45 /* 970GX */
|
2006-08-11 12:07:08 +07:00
|
|
|
bne 2f
|
2014-02-04 12:04:35 +07:00
|
|
|
1: bl __cpu_preinit_ppc970
|
2006-08-11 12:07:08 +07:00
|
|
|
2:
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2008-08-30 08:41:12 +07:00
|
|
|
/* Switch off MMU if not already off */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl __mmu_off
|
|
|
|
b __after_prom_start
|
2009-07-24 06:15:59 +07:00
|
|
|
#endif /* CONFIG_PPC_BOOK3E */
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2014-02-04 12:06:11 +07:00
|
|
|
__boot_from_prom:
|
2009-03-11 00:53:27 +07:00
|
|
|
#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE
|
2005-09-26 13:04:21 +07:00
|
|
|
/* Save parameters */
|
|
|
|
mr r31,r3
|
|
|
|
mr r30,r4
|
|
|
|
mr r29,r5
|
|
|
|
mr r28,r6
|
|
|
|
mr r27,r7
|
|
|
|
|
[PATCH] correct the comment about stackpointer alignment in __boot_from_prom
The address of variable val in prom_init_stdout is passed to prom_getprop.
prom_getprop casts the pointer to u32 and passes it to call_prom in the hope
that OpenFirmware stores something there.
But the pointer is truncated in the lower bits and the expected value is
stored somewhere else.
In my testing I had a stackpointer of 0x0023e6b4. val was at offset 120,
wich has address 0x0023e72c. But the value passed to OF was 0x0023e728.
c00000000040b710: 3b 01 00 78 addi r24,r1,120
...
c00000000040b754: 57 08 00 38 rlwinm r8,r24,0,0,28
...
c00000000040b784: 80 01 00 78 lwz r0,120(r1)
...
c00000000040b798: 90 1b 00 0c stw r0,12(r27)
...
The stackpointer came from 32bit code.
The chain was yaboot -> zImage -> vmlinux
PowerMac OpenFirmware does appearently not handle the ELF sections
correctly. If yaboot was compiled in
/usr/src/packages/BUILD/lilo-10.1.1/yaboot, then the stackpointer is
unaligned. But the stackpointer is correct if yaboot is compiled in
/tmp/yaboot.
This bug triggered since 2.6.15, now prom_getprop is an inline
function. gcc clears the lower bits, instead of just clearing the
upper 32 bits.
Signed-off-by: Olaf Hering <olh@suse.de>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-03-24 03:50:59 +07:00
|
|
|
/*
|
|
|
|
* Align the stack to 16-byte boundary
|
|
|
|
* Depending on the size and layout of the ELF sections in the initial
|
2008-08-30 08:41:12 +07:00
|
|
|
* boot binary, the stack pointer may be unaligned on PowerMac
|
[PATCH] correct the comment about stackpointer alignment in __boot_from_prom
The address of variable val in prom_init_stdout is passed to prom_getprop.
prom_getprop casts the pointer to u32 and passes it to call_prom in the hope
that OpenFirmware stores something there.
But the pointer is truncated in the lower bits and the expected value is
stored somewhere else.
In my testing I had a stackpointer of 0x0023e6b4. val was at offset 120,
wich has address 0x0023e72c. But the value passed to OF was 0x0023e728.
c00000000040b710: 3b 01 00 78 addi r24,r1,120
...
c00000000040b754: 57 08 00 38 rlwinm r8,r24,0,0,28
...
c00000000040b784: 80 01 00 78 lwz r0,120(r1)
...
c00000000040b798: 90 1b 00 0c stw r0,12(r27)
...
The stackpointer came from 32bit code.
The chain was yaboot -> zImage -> vmlinux
PowerMac OpenFirmware does appearently not handle the ELF sections
correctly. If yaboot was compiled in
/usr/src/packages/BUILD/lilo-10.1.1/yaboot, then the stackpointer is
unaligned. But the stackpointer is correct if yaboot is compiled in
/tmp/yaboot.
This bug triggered since 2.6.15, now prom_getprop is an inline
function. gcc clears the lower bits, instead of just clearing the
upper 32 bits.
Signed-off-by: Olaf Hering <olh@suse.de>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-03-24 03:50:59 +07:00
|
|
|
*/
|
2006-03-05 06:00:45 +07:00
|
|
|
rldicr r1,r1,0,59
|
|
|
|
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 08:43:47 +07:00
|
|
|
#ifdef CONFIG_RELOCATABLE
|
|
|
|
/* Relocate code for where we are now */
|
|
|
|
mr r3,r26
|
2014-02-04 12:04:35 +07:00
|
|
|
bl relocate
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 08:43:47 +07:00
|
|
|
#endif
|
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/* Restore parameters */
|
|
|
|
mr r3,r31
|
|
|
|
mr r4,r30
|
|
|
|
mr r5,r29
|
|
|
|
mr r6,r28
|
|
|
|
mr r7,r27
|
|
|
|
|
|
|
|
/* Do all of the interaction with OF client interface */
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 08:43:47 +07:00
|
|
|
mr r8,r26
|
2014-02-04 12:04:35 +07:00
|
|
|
bl prom_init
|
2009-03-11 00:53:27 +07:00
|
|
|
#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */
|
|
|
|
|
|
|
|
/* We never return. We also hit that trap if trying to boot
|
|
|
|
* from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */
|
2005-09-26 13:04:21 +07:00
|
|
|
trap
|
|
|
|
|
2014-02-04 12:06:11 +07:00
|
|
|
__after_prom_start:
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 08:43:47 +07:00
|
|
|
#ifdef CONFIG_RELOCATABLE
|
|
|
|
/* process relocations for the final address of the kernel */
|
|
|
|
lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */
|
|
|
|
sldi r25,r25,32
|
2015-10-07 10:48:15 +07:00
|
|
|
#if defined(CONFIG_PPC_BOOK3E)
|
|
|
|
tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */
|
|
|
|
#endif
|
2016-09-28 08:31:48 +07:00
|
|
|
lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26)
|
2015-10-07 10:48:15 +07:00
|
|
|
#if defined(CONFIG_PPC_BOOK3E)
|
|
|
|
tophys(r26,r26)
|
|
|
|
#endif
|
2010-11-18 07:35:07 +07:00
|
|
|
cmplwi cr0,r7,1 /* flagged to stay where we are ? */
|
2008-10-22 00:38:10 +07:00
|
|
|
bne 1f
|
|
|
|
add r25,r25,r26
|
|
|
|
1: mr r3,r25
|
2014-02-04 12:04:35 +07:00
|
|
|
bl relocate
|
2015-10-07 10:48:15 +07:00
|
|
|
#if defined(CONFIG_PPC_BOOK3E)
|
|
|
|
/* IVPR needs to be set after relocation. */
|
|
|
|
bl init_core_book3e
|
|
|
|
#endif
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 08:43:47 +07:00
|
|
|
#endif
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/*
|
2008-08-30 08:41:12 +07:00
|
|
|
* We need to run with _stext at physical address PHYSICAL_START.
|
2005-09-26 13:04:21 +07:00
|
|
|
* This will leave some code in the first 256B of
|
|
|
|
* real memory, which are reserved for software use.
|
|
|
|
*
|
|
|
|
* Note: This process overwrites the OF exception vectors.
|
|
|
|
*/
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 08:43:47 +07:00
|
|
|
li r3,0 /* target addr */
|
2009-07-24 06:15:59 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
2015-10-07 10:48:14 +07:00
|
|
|
tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */
|
2009-07-24 06:15:59 +07:00
|
|
|
#endif
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 08:43:47 +07:00
|
|
|
mr. r4,r26 /* In some cases the loader may */
|
2015-10-07 10:48:14 +07:00
|
|
|
#if defined(CONFIG_PPC_BOOK3E)
|
|
|
|
tovirt(r4,r4)
|
|
|
|
#endif
|
2008-08-30 08:41:12 +07:00
|
|
|
beq 9f /* have already put us at zero */
|
2005-09-26 13:04:21 +07:00
|
|
|
li r6,0x100 /* Start offset, the first 0x100 */
|
|
|
|
/* bytes were copied earlier. */
|
|
|
|
|
2012-11-12 02:01:05 +07:00
|
|
|
#ifdef CONFIG_RELOCATABLE
|
2008-10-22 00:38:10 +07:00
|
|
|
/*
|
|
|
|
* Check if the kernel has to be running as relocatable kernel based on the
|
2008-10-24 01:41:09 +07:00
|
|
|
* variable __run_at_load, if it is set the kernel is treated as relocatable
|
2008-10-22 00:38:10 +07:00
|
|
|
* kernel, otherwise it will be moved to PHYSICAL_START
|
|
|
|
*/
|
2015-10-07 10:48:15 +07:00
|
|
|
#if defined(CONFIG_PPC_BOOK3E)
|
|
|
|
tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */
|
|
|
|
#endif
|
2016-09-28 08:31:48 +07:00
|
|
|
lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26)
|
2008-10-24 01:41:09 +07:00
|
|
|
cmplwi cr0,r7,1
|
2008-10-22 00:38:10 +07:00
|
|
|
bne 3f
|
|
|
|
|
2015-10-07 10:48:15 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
|
|
|
LOAD_REG_ADDR(r5, __end_interrupts)
|
|
|
|
LOAD_REG_ADDR(r11, _stext)
|
|
|
|
sub r5,r5,r11
|
|
|
|
#else
|
2012-11-02 13:21:43 +07:00
|
|
|
/* just copy interrupts */
|
2016-09-28 08:31:48 +07:00
|
|
|
LOAD_REG_IMMEDIATE(r5, FIXED_SYMBOL_ABS_ADDR(__end_interrupts))
|
2015-10-07 10:48:15 +07:00
|
|
|
#endif
|
2008-10-22 00:38:10 +07:00
|
|
|
b 5f
|
|
|
|
3:
|
|
|
|
#endif
|
2016-09-28 08:31:48 +07:00
|
|
|
/* # bytes of memory to copy */
|
|
|
|
lis r5,(ABS_ADDR(copy_to_here))@ha
|
|
|
|
addi r5,r5,(ABS_ADDR(copy_to_here))@l
|
2008-10-22 00:38:10 +07:00
|
|
|
|
2014-02-04 12:04:35 +07:00
|
|
|
bl copy_and_flush /* copy the first n bytes */
|
2005-09-26 13:04:21 +07:00
|
|
|
/* this includes the code being */
|
|
|
|
/* executed here. */
|
2016-09-28 08:31:48 +07:00
|
|
|
/* Jump to the copy of this code that we just made */
|
|
|
|
addis r8,r3,(ABS_ADDR(4f))@ha
|
|
|
|
addi r12,r8,(ABS_ADDR(4f))@l
|
2014-02-04 12:07:47 +07:00
|
|
|
mtctr r12
|
2005-09-26 13:04:21 +07:00
|
|
|
bctr
|
|
|
|
|
2013-12-23 08:19:51 +07:00
|
|
|
.balign 8
|
2017-03-09 12:42:12 +07:00
|
|
|
p_end: .8byte _end - copy_to_here
|
2008-10-22 00:38:10 +07:00
|
|
|
|
2016-09-28 08:31:47 +07:00
|
|
|
4:
|
|
|
|
/*
|
|
|
|
* Now copy the rest of the kernel up to _end, add
|
|
|
|
* _end - copy_to_here to the copy limit and run again.
|
|
|
|
*/
|
2016-09-28 08:31:48 +07:00
|
|
|
addis r8,r26,(ABS_ADDR(p_end))@ha
|
|
|
|
ld r8,(ABS_ADDR(p_end))@l(r8)
|
2016-09-28 08:31:47 +07:00
|
|
|
add r5,r5,r8
|
2014-02-04 12:04:35 +07:00
|
|
|
5: bl copy_and_flush /* copy the rest */
|
2008-08-30 08:41:12 +07:00
|
|
|
|
2014-02-04 12:04:35 +07:00
|
|
|
9: b start_here_multiplatform
|
2008-08-30 08:41:12 +07:00
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/*
|
|
|
|
* Copy routine used to copy the kernel to start at physical address 0
|
|
|
|
* and flush and invalidate the caches as needed.
|
|
|
|
* r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset
|
|
|
|
* on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5.
|
|
|
|
*
|
|
|
|
* Note: this routine *only* clobbers r0, r6 and lr
|
|
|
|
*/
|
|
|
|
_GLOBAL(copy_and_flush)
|
|
|
|
addi r5,r5,-8
|
|
|
|
addi r6,r6,-8
|
2006-09-07 02:34:41 +07:00
|
|
|
4: li r0,8 /* Use the smallest common */
|
2005-09-26 13:04:21 +07:00
|
|
|
/* denominator cache line */
|
|
|
|
/* size. This results in */
|
|
|
|
/* extra cache line flushes */
|
|
|
|
/* but operation is correct. */
|
|
|
|
/* Can't get cache line size */
|
|
|
|
/* from NACA as it is being */
|
|
|
|
/* moved too. */
|
|
|
|
|
|
|
|
mtctr r0 /* put # words/line in ctr */
|
|
|
|
3: addi r6,r6,8 /* copy a cache line */
|
|
|
|
ldx r0,r6,r4
|
|
|
|
stdx r0,r6,r3
|
|
|
|
bdnz 3b
|
|
|
|
dcbst r6,r3 /* write it to memory */
|
|
|
|
sync
|
|
|
|
icbi r6,r3 /* flush the icache line */
|
|
|
|
cmpld 0,r6,r5
|
|
|
|
blt 4b
|
|
|
|
sync
|
|
|
|
addi r5,r5,8
|
|
|
|
addi r6,r6,8
|
2013-04-24 07:30:09 +07:00
|
|
|
isync
|
2005-09-26 13:04:21 +07:00
|
|
|
blr
|
|
|
|
|
|
|
|
.align 8
|
|
|
|
copy_to_here:
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
#ifdef CONFIG_PPC_PMAC
|
|
|
|
/*
|
|
|
|
* On PowerMac, secondary processors starts from the reset vector, which
|
|
|
|
* is temporarily turned into a call to one of the functions below.
|
|
|
|
*/
|
|
|
|
.section ".text";
|
|
|
|
.align 2 ;
|
|
|
|
|
2005-10-22 13:02:39 +07:00
|
|
|
.globl __secondary_start_pmac_0
|
|
|
|
__secondary_start_pmac_0:
|
|
|
|
/* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */
|
|
|
|
li r24,0
|
|
|
|
b 1f
|
|
|
|
li r24,1
|
|
|
|
b 1f
|
|
|
|
li r24,2
|
|
|
|
b 1f
|
|
|
|
li r24,3
|
|
|
|
1:
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
_GLOBAL(pmac_secondary_start)
|
|
|
|
/* turn on 64-bit mode */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl enable_64b_mode
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2009-01-12 02:03:45 +07:00
|
|
|
li r0,0
|
|
|
|
mfspr r3,SPRN_HID4
|
|
|
|
rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */
|
|
|
|
sync
|
|
|
|
mtspr SPRN_HID4,r3
|
|
|
|
isync
|
|
|
|
sync
|
|
|
|
slbia
|
|
|
|
|
2008-08-30 08:41:12 +07:00
|
|
|
/* get TOC pointer (real address) */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl relative_toc
|
2012-11-27 00:41:08 +07:00
|
|
|
tovirt(r2,r2)
|
2008-08-30 08:41:12 +07:00
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/* Copy some CPU settings from CPU 0 */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl __restore_cpu_ppc970
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/* pSeries do that early though I don't think we really need it */
|
|
|
|
mfmsr r3
|
|
|
|
ori r3,r3,MSR_RI
|
|
|
|
mtmsrd r3 /* RI on */
|
|
|
|
|
|
|
|
/* Set up a paca value for this processor. */
|
2018-02-13 22:08:12 +07:00
|
|
|
LOAD_REG_ADDR(r4,paca_ptrs) /* Load paca pointer */
|
|
|
|
ld r4,0(r4) /* Get base vaddr of paca_ptrs array */
|
|
|
|
sldi r5,r24,3 /* get paca_ptrs[] index from cpu id */
|
|
|
|
ldx r13,r5,r4 /* r13 = paca_ptrs[cpu id] */
|
2011-01-20 13:50:21 +07:00
|
|
|
SET_PACA(r13) /* Save vaddr of paca in an SPRG*/
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2011-02-21 12:49:58 +07:00
|
|
|
/* Mark interrupts soft and hard disabled (they might be enabled
|
|
|
|
* in the PACA when doing hotplug)
|
|
|
|
*/
|
2017-12-20 10:55:42 +07:00
|
|
|
li r0,IRQS_DISABLED
|
2017-12-20 10:55:50 +07:00
|
|
|
stb r0,PACAIRQSOFTMASK(r13)
|
powerpc: Rework lazy-interrupt handling
The current implementation of lazy interrupts handling has some
issues that this tries to address.
We don't do the various workarounds we need to do when re-enabling
interrupts in some cases such as when returning from an interrupt
and thus we may still lose or get delayed decrementer or doorbell
interrupts.
The current scheme also makes it much harder to handle the external
"edge" interrupts provided by some BookE processors when using the
EPR facility (External Proxy) and the Freescale Hypervisor.
Additionally, we tend to keep interrupts hard disabled in a number
of cases, such as decrementer interrupts, external interrupts, or
when a masked decrementer interrupt is pending. This is sub-optimal.
This is an attempt at fixing it all in one go by reworking the way
we do the lazy interrupt disabling from the ground up.
The base idea is to replace the "hard_enabled" field with a
"irq_happened" field in which we store a bit mask of what interrupt
occurred while soft-disabled.
When re-enabling, either via arch_local_irq_restore() or when returning
from an interrupt, we can now decide what to do by testing bits in that
field.
We then implement replaying of the missed interrupts either by
re-using the existing exception frame (in exception exit case) or via
the creation of a new one from an assembly trampoline (in the
arch_local_irq_enable case).
This removes the need to play with the decrementer to try to create
fake interrupts, among others.
In addition, this adds a few refinements:
- We no longer hard disable decrementer interrupts that occur
while soft-disabled. We now simply bump the decrementer back to max
(on BookS) or leave it stopped (on BookE) and continue with hard interrupts
enabled, which means that we'll potentially get better sample quality from
performance monitor interrupts.
- Timer, decrementer and doorbell interrupts now hard-enable
shortly after removing the source of the interrupt, which means
they no longer run entirely hard disabled. Again, this will improve
perf sample quality.
- On Book3E 64-bit, we now make the performance monitor interrupt
act as an NMI like Book3S (the necessary C code for that to work
appear to already be present in the FSL perf code, notably calling
nmi_enter instead of irq_enter). (This also fixes a bug where BookE
perfmon interrupts could clobber r14 ... oops)
- We could make "masked" decrementer interrupts act as NMIs when doing
timer-based perf sampling to improve the sample quality.
Signed-off-by-yet: Benjamin Herrenschmidt <benh@kernel.crashing.org>
---
v2:
- Add hard-enable to decrementer, timer and doorbells
- Fix CR clobber in masked irq handling on BookE
- Make embedded perf interrupt act as an NMI
- Add a PACA_HAPPENED_EE_EDGE for use by FSL if they want
to retrigger an interrupt without preventing hard-enable
v3:
- Fix or vs. ori bug on Book3E
- Fix enabling of interrupts for some exceptions on Book3E
v4:
- Fix resend of doorbells on return from interrupt on Book3E
v5:
- Rebased on top of my latest series, which involves some significant
rework of some aspects of the patch.
v6:
- 32-bit compile fix
- more compile fixes with various .config combos
- factor out the asm code to soft-disable interrupts
- remove the C wrapper around preempt_schedule_irq
v7:
- Fix a bug with hard irq state tracking on native power7
2012-03-06 14:27:59 +07:00
|
|
|
li r0,PACA_IRQ_HARD_DIS
|
|
|
|
stb r0,PACAIRQHAPPENED(r13)
|
2011-02-21 12:49:58 +07:00
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/* Create a temp kernel stack for use before relocation is on. */
|
|
|
|
ld r1,PACAEMERGSP(r13)
|
|
|
|
subi r1,r1,STACK_FRAME_OVERHEAD
|
|
|
|
|
2006-11-27 10:59:50 +07:00
|
|
|
b __secondary_start
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
#endif /* CONFIG_PPC_PMAC */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This function is called after the master CPU has released the
|
|
|
|
* secondary processors. The execution environment is relocation off.
|
|
|
|
* The paca for this processor has the following fields initialized at
|
|
|
|
* this point:
|
|
|
|
* 1. Processor number
|
|
|
|
* 2. Segment table pointer (virtual address)
|
|
|
|
* On entry the following are set:
|
2012-02-28 09:44:58 +07:00
|
|
|
* r1 = stack pointer (real addr of temp stack)
|
2009-07-15 03:52:54 +07:00
|
|
|
* r24 = cpu# (in Linux terms)
|
|
|
|
* r13 = paca virtual address
|
|
|
|
* SPRG_PACA = paca virtual address
|
2005-09-26 13:04:21 +07:00
|
|
|
*/
|
2009-07-24 06:15:59 +07:00
|
|
|
.section ".text";
|
|
|
|
.align 2 ;
|
|
|
|
|
2007-08-22 10:44:58 +07:00
|
|
|
.globl __secondary_start
|
2006-11-27 10:59:50 +07:00
|
|
|
__secondary_start:
|
2005-11-10 09:37:51 +07:00
|
|
|
/* Set thread priority to MEDIUM */
|
|
|
|
HMT_MEDIUM
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2012-02-28 09:44:58 +07:00
|
|
|
/* Initialize the kernel stack */
|
2006-01-13 10:56:25 +07:00
|
|
|
LOAD_REG_ADDR(r3, current_set)
|
2005-09-26 13:04:21 +07:00
|
|
|
sldi r28,r24,3 /* get current_set[cpu#] */
|
2010-08-26 04:04:25 +07:00
|
|
|
ldx r14,r3,r28
|
|
|
|
addi r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD
|
|
|
|
std r14,PACAKSAVE(r13)
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2014-07-10 09:29:19 +07:00
|
|
|
/* Do early setup for that CPU (SLB and hash table pointer) */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl early_setup_secondary
|
2010-08-13 03:58:28 +07:00
|
|
|
|
2010-08-26 04:04:25 +07:00
|
|
|
/*
|
|
|
|
* setup the new stack pointer, but *don't* use this until
|
|
|
|
* translation is on.
|
|
|
|
*/
|
|
|
|
mr r1, r14
|
|
|
|
|
2005-11-10 09:37:51 +07:00
|
|
|
/* Clear backchain so we get nice backtraces */
|
2005-09-26 13:04:21 +07:00
|
|
|
li r7,0
|
|
|
|
mtlr r7
|
|
|
|
|
powerpc: Rework lazy-interrupt handling
The current implementation of lazy interrupts handling has some
issues that this tries to address.
We don't do the various workarounds we need to do when re-enabling
interrupts in some cases such as when returning from an interrupt
and thus we may still lose or get delayed decrementer or doorbell
interrupts.
The current scheme also makes it much harder to handle the external
"edge" interrupts provided by some BookE processors when using the
EPR facility (External Proxy) and the Freescale Hypervisor.
Additionally, we tend to keep interrupts hard disabled in a number
of cases, such as decrementer interrupts, external interrupts, or
when a masked decrementer interrupt is pending. This is sub-optimal.
This is an attempt at fixing it all in one go by reworking the way
we do the lazy interrupt disabling from the ground up.
The base idea is to replace the "hard_enabled" field with a
"irq_happened" field in which we store a bit mask of what interrupt
occurred while soft-disabled.
When re-enabling, either via arch_local_irq_restore() or when returning
from an interrupt, we can now decide what to do by testing bits in that
field.
We then implement replaying of the missed interrupts either by
re-using the existing exception frame (in exception exit case) or via
the creation of a new one from an assembly trampoline (in the
arch_local_irq_enable case).
This removes the need to play with the decrementer to try to create
fake interrupts, among others.
In addition, this adds a few refinements:
- We no longer hard disable decrementer interrupts that occur
while soft-disabled. We now simply bump the decrementer back to max
(on BookS) or leave it stopped (on BookE) and continue with hard interrupts
enabled, which means that we'll potentially get better sample quality from
performance monitor interrupts.
- Timer, decrementer and doorbell interrupts now hard-enable
shortly after removing the source of the interrupt, which means
they no longer run entirely hard disabled. Again, this will improve
perf sample quality.
- On Book3E 64-bit, we now make the performance monitor interrupt
act as an NMI like Book3S (the necessary C code for that to work
appear to already be present in the FSL perf code, notably calling
nmi_enter instead of irq_enter). (This also fixes a bug where BookE
perfmon interrupts could clobber r14 ... oops)
- We could make "masked" decrementer interrupts act as NMIs when doing
timer-based perf sampling to improve the sample quality.
Signed-off-by-yet: Benjamin Herrenschmidt <benh@kernel.crashing.org>
---
v2:
- Add hard-enable to decrementer, timer and doorbells
- Fix CR clobber in masked irq handling on BookE
- Make embedded perf interrupt act as an NMI
- Add a PACA_HAPPENED_EE_EDGE for use by FSL if they want
to retrigger an interrupt without preventing hard-enable
v3:
- Fix or vs. ori bug on Book3E
- Fix enabling of interrupts for some exceptions on Book3E
v4:
- Fix resend of doorbells on return from interrupt on Book3E
v5:
- Rebased on top of my latest series, which involves some significant
rework of some aspects of the patch.
v6:
- 32-bit compile fix
- more compile fixes with various .config combos
- factor out the asm code to soft-disable interrupts
- remove the C wrapper around preempt_schedule_irq
v7:
- Fix a bug with hard irq state tracking on native power7
2012-03-06 14:27:59 +07:00
|
|
|
/* Mark interrupts soft and hard disabled (they might be enabled
|
|
|
|
* in the PACA when doing hotplug)
|
|
|
|
*/
|
2017-12-20 10:55:42 +07:00
|
|
|
li r7,IRQS_DISABLED
|
2017-12-20 10:55:50 +07:00
|
|
|
stb r7,PACAIRQSOFTMASK(r13)
|
powerpc: Rework lazy-interrupt handling
The current implementation of lazy interrupts handling has some
issues that this tries to address.
We don't do the various workarounds we need to do when re-enabling
interrupts in some cases such as when returning from an interrupt
and thus we may still lose or get delayed decrementer or doorbell
interrupts.
The current scheme also makes it much harder to handle the external
"edge" interrupts provided by some BookE processors when using the
EPR facility (External Proxy) and the Freescale Hypervisor.
Additionally, we tend to keep interrupts hard disabled in a number
of cases, such as decrementer interrupts, external interrupts, or
when a masked decrementer interrupt is pending. This is sub-optimal.
This is an attempt at fixing it all in one go by reworking the way
we do the lazy interrupt disabling from the ground up.
The base idea is to replace the "hard_enabled" field with a
"irq_happened" field in which we store a bit mask of what interrupt
occurred while soft-disabled.
When re-enabling, either via arch_local_irq_restore() or when returning
from an interrupt, we can now decide what to do by testing bits in that
field.
We then implement replaying of the missed interrupts either by
re-using the existing exception frame (in exception exit case) or via
the creation of a new one from an assembly trampoline (in the
arch_local_irq_enable case).
This removes the need to play with the decrementer to try to create
fake interrupts, among others.
In addition, this adds a few refinements:
- We no longer hard disable decrementer interrupts that occur
while soft-disabled. We now simply bump the decrementer back to max
(on BookS) or leave it stopped (on BookE) and continue with hard interrupts
enabled, which means that we'll potentially get better sample quality from
performance monitor interrupts.
- Timer, decrementer and doorbell interrupts now hard-enable
shortly after removing the source of the interrupt, which means
they no longer run entirely hard disabled. Again, this will improve
perf sample quality.
- On Book3E 64-bit, we now make the performance monitor interrupt
act as an NMI like Book3S (the necessary C code for that to work
appear to already be present in the FSL perf code, notably calling
nmi_enter instead of irq_enter). (This also fixes a bug where BookE
perfmon interrupts could clobber r14 ... oops)
- We could make "masked" decrementer interrupts act as NMIs when doing
timer-based perf sampling to improve the sample quality.
Signed-off-by-yet: Benjamin Herrenschmidt <benh@kernel.crashing.org>
---
v2:
- Add hard-enable to decrementer, timer and doorbells
- Fix CR clobber in masked irq handling on BookE
- Make embedded perf interrupt act as an NMI
- Add a PACA_HAPPENED_EE_EDGE for use by FSL if they want
to retrigger an interrupt without preventing hard-enable
v3:
- Fix or vs. ori bug on Book3E
- Fix enabling of interrupts for some exceptions on Book3E
v4:
- Fix resend of doorbells on return from interrupt on Book3E
v5:
- Rebased on top of my latest series, which involves some significant
rework of some aspects of the patch.
v6:
- 32-bit compile fix
- more compile fixes with various .config combos
- factor out the asm code to soft-disable interrupts
- remove the C wrapper around preempt_schedule_irq
v7:
- Fix a bug with hard irq state tracking on native power7
2012-03-06 14:27:59 +07:00
|
|
|
li r0,PACA_IRQ_HARD_DIS
|
|
|
|
stb r0,PACAIRQHAPPENED(r13)
|
2012-02-28 09:44:58 +07:00
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/* enable MMU and jump to start_secondary */
|
2014-02-04 12:04:52 +07:00
|
|
|
LOAD_REG_ADDR(r3, start_secondary_prolog)
|
2006-01-13 10:56:25 +07:00
|
|
|
LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
|
[POWERPC] Lazy interrupt disabling for 64-bit machines
This implements a lazy strategy for disabling interrupts. This means
that local_irq_disable() et al. just clear the 'interrupts are
enabled' flag in the paca. If an interrupt comes along, the interrupt
entry code notices that interrupts are supposed to be disabled, and
clears the EE bit in SRR1, clears the 'interrupts are hard-enabled'
flag in the paca, and returns. This means that interrupts only
actually get disabled in the processor when an interrupt comes along.
When interrupts are enabled by local_irq_enable() et al., the code
sets the interrupts-enabled flag in the paca, and then checks whether
interrupts got hard-disabled. If so, it also sets the EE bit in the
MSR to hard-enable the interrupts.
This has the potential to improve performance, and also makes it
easier to make a kernel that can boot on iSeries and on other 64-bit
machines, since this lazy-disable strategy is very similar to the
soft-disable strategy that iSeries already uses.
This version renames paca->proc_enabled to paca->soft_enabled, and
changes a couple of soft-disables in the kexec code to hard-disables,
which should fix the crash that Michael Ellerman saw. This doesn't
yet use a reserved CR field for the soft_enabled and hard_enabled
flags. This applies on top of Stephen Rothwell's patches to make it
possible to build a combined iSeries/other kernel.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-04 13:47:49 +07:00
|
|
|
|
2005-10-10 11:01:07 +07:00
|
|
|
mtspr SPRN_SRR0,r3
|
|
|
|
mtspr SPRN_SRR1,r4
|
2009-07-24 06:15:59 +07:00
|
|
|
RFI
|
2005-09-26 13:04:21 +07:00
|
|
|
b . /* prevent speculative execution */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Running with relocation on at this point. All we want to do is
|
2008-08-30 08:41:12 +07:00
|
|
|
* zero the stack back-chain pointer and get the TOC virtual address
|
|
|
|
* before going into C code.
|
2005-09-26 13:04:21 +07:00
|
|
|
*/
|
2014-02-04 12:04:52 +07:00
|
|
|
start_secondary_prolog:
|
2008-08-30 08:41:12 +07:00
|
|
|
ld r2,PACATOC(r13)
|
2005-09-26 13:04:21 +07:00
|
|
|
li r3,0
|
|
|
|
std r3,0(r1) /* Zero the stack frame pointer */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl start_secondary
|
2005-11-10 09:37:51 +07:00
|
|
|
b .
|
2010-03-01 09:58:09 +07:00
|
|
|
/*
|
|
|
|
* Reset stack pointer and call start_secondary
|
|
|
|
* to continue with online operation when woken up
|
|
|
|
* from cede in cpu offline.
|
|
|
|
*/
|
|
|
|
_GLOBAL(start_secondary_resume)
|
|
|
|
ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */
|
|
|
|
li r3,0
|
|
|
|
std r3,0(r1) /* Zero the stack frame pointer */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl start_secondary
|
2010-03-01 09:58:09 +07:00
|
|
|
b .
|
2005-09-26 13:04:21 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This subroutine clobbers r11 and r12
|
|
|
|
*/
|
2014-02-04 12:06:11 +07:00
|
|
|
enable_64b_mode:
|
2005-09-26 13:04:21 +07:00
|
|
|
mfmsr r11 /* grab the current MSR */
|
2009-07-24 06:15:59 +07:00
|
|
|
#ifdef CONFIG_PPC_BOOK3E
|
|
|
|
oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */
|
|
|
|
mtmsr r11
|
|
|
|
#else /* CONFIG_PPC_BOOK3E */
|
2011-04-08 04:56:03 +07:00
|
|
|
li r12,(MSR_64BIT | MSR_ISF)@highest
|
2008-08-30 08:41:12 +07:00
|
|
|
sldi r12,r12,48
|
2005-09-26 13:04:21 +07:00
|
|
|
or r11,r11,r12
|
|
|
|
mtmsrd r11
|
|
|
|
isync
|
2009-07-24 06:15:59 +07:00
|
|
|
#endif
|
2005-09-26 13:04:21 +07:00
|
|
|
blr
|
|
|
|
|
2008-08-30 08:41:12 +07:00
|
|
|
/*
|
|
|
|
* This puts the TOC pointer into r2, offset by 0x8000 (as expected
|
|
|
|
* by the toolchain). It computes the correct value for wherever we
|
|
|
|
* are running at the moment, using position-independent code.
|
2012-11-27 00:41:08 +07:00
|
|
|
*
|
|
|
|
* Note: The compiler constructs pointers using offsets from the
|
|
|
|
* TOC in -mcmodel=medium mode. After we relocate to 0 but before
|
|
|
|
* the MMU is on we need our TOC to be a virtual address otherwise
|
|
|
|
* these pointers will be real addresses which may get stored and
|
|
|
|
* accessed later with the MMU on. We use tovirt() at the call
|
|
|
|
* sites to handle this.
|
2008-08-30 08:41:12 +07:00
|
|
|
*/
|
|
|
|
_GLOBAL(relative_toc)
|
|
|
|
mflr r0
|
|
|
|
bcl 20,31,$+4
|
2011-09-20 00:44:51 +07:00
|
|
|
0: mflr r11
|
|
|
|
ld r2,(p_toc - 0b)(r11)
|
|
|
|
add r2,r2,r11
|
2008-08-30 08:41:12 +07:00
|
|
|
mtlr r0
|
|
|
|
blr
|
|
|
|
|
2013-08-06 23:01:18 +07:00
|
|
|
.balign 8
|
2017-03-09 12:42:12 +07:00
|
|
|
p_toc: .8byte __toc_start + 0x8000 - 0b
|
2008-08-30 08:41:12 +07:00
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/*
|
|
|
|
* This is where the main kernel code starts.
|
|
|
|
*/
|
2014-02-04 12:06:11 +07:00
|
|
|
start_here_multiplatform:
|
2012-11-27 00:41:08 +07:00
|
|
|
/* set up the TOC */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl relative_toc
|
2012-11-27 00:41:08 +07:00
|
|
|
tovirt(r2,r2)
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/* Clear out the BSS. It may have been done in prom_init,
|
|
|
|
* already but that's irrelevant since prom_init will soon
|
|
|
|
* be detached from the kernel completely. Besides, we need
|
|
|
|
* to clear it now for kexec-style entry.
|
|
|
|
*/
|
2008-08-30 08:41:12 +07:00
|
|
|
LOAD_REG_ADDR(r11,__bss_stop)
|
|
|
|
LOAD_REG_ADDR(r8,__bss_start)
|
2005-09-26 13:04:21 +07:00
|
|
|
sub r11,r11,r8 /* bss size */
|
|
|
|
addi r11,r11,7 /* round up to an even double word */
|
2008-08-30 08:41:12 +07:00
|
|
|
srdi. r11,r11,3 /* shift right by 3 */
|
2005-09-26 13:04:21 +07:00
|
|
|
beq 4f
|
|
|
|
addi r8,r8,-8
|
|
|
|
li r0,0
|
|
|
|
mtctr r11 /* zero this many doublewords */
|
|
|
|
3: stdu r0,8(r8)
|
|
|
|
bdnz 3b
|
|
|
|
4:
|
|
|
|
|
2011-09-20 00:44:59 +07:00
|
|
|
#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL
|
|
|
|
/* Setup OPAL entry */
|
2012-10-21 21:30:52 +07:00
|
|
|
LOAD_REG_ADDR(r11, opal)
|
2011-09-20 00:44:59 +07:00
|
|
|
std r28,0(r11);
|
|
|
|
std r29,8(r11);
|
|
|
|
#endif
|
|
|
|
|
2009-07-24 06:15:59 +07:00
|
|
|
#ifndef CONFIG_PPC_BOOK3E
|
2005-09-26 13:04:21 +07:00
|
|
|
mfmsr r6
|
|
|
|
ori r6,r6,MSR_RI
|
|
|
|
mtmsrd r6 /* RI on */
|
2009-07-24 06:15:59 +07:00
|
|
|
#endif
|
2005-09-26 13:04:21 +07:00
|
|
|
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 08:43:47 +07:00
|
|
|
#ifdef CONFIG_RELOCATABLE
|
|
|
|
/* Save the physical address we're running at in kernstart_addr */
|
|
|
|
LOAD_REG_ADDR(r4, kernstart_addr)
|
|
|
|
clrldi r0,r25,2
|
|
|
|
std r0,0(r4)
|
|
|
|
#endif
|
|
|
|
|
2008-08-30 08:41:12 +07:00
|
|
|
/* The following gets the stack set up with the regs */
|
2005-09-26 13:04:21 +07:00
|
|
|
/* pointing to the real addr of the kernel stack. This is */
|
|
|
|
/* all done to support the C function call below which sets */
|
|
|
|
/* up the htab. This is done because we have relocated the */
|
|
|
|
/* kernel but are still running in real mode. */
|
|
|
|
|
2008-08-30 08:41:12 +07:00
|
|
|
LOAD_REG_ADDR(r3,init_thread_union)
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2008-08-30 08:41:12 +07:00
|
|
|
/* set up a stack pointer */
|
2017-02-24 07:52:10 +07:00
|
|
|
LOAD_REG_IMMEDIATE(r1,THREAD_SIZE)
|
|
|
|
add r1,r3,r1
|
2005-09-26 13:04:21 +07:00
|
|
|
li r0,0
|
|
|
|
stdu r0,-STACK_FRAME_OVERHEAD(r1)
|
|
|
|
|
2014-07-10 09:29:19 +07:00
|
|
|
/*
|
|
|
|
* Do very early kernel initializations, including initial hash table
|
|
|
|
* and SLB setup before we turn on relocation.
|
|
|
|
*/
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/* Restore parameters passed from prom_init/kexec */
|
|
|
|
mr r3,r31
|
2014-02-04 12:04:35 +07:00
|
|
|
bl early_setup /* also sets r13 and SPRG_PACA */
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2014-02-04 12:04:52 +07:00
|
|
|
LOAD_REG_ADDR(r3, start_here_common)
|
2008-08-30 08:41:12 +07:00
|
|
|
ld r4,PACAKMSR(r13)
|
2005-10-10 11:01:07 +07:00
|
|
|
mtspr SPRN_SRR0,r3
|
|
|
|
mtspr SPRN_SRR1,r4
|
2009-07-24 06:15:59 +07:00
|
|
|
RFI
|
2005-09-26 13:04:21 +07:00
|
|
|
b . /* prevent speculative execution */
|
2016-07-05 12:04:09 +07:00
|
|
|
|
2005-09-26 13:04:21 +07:00
|
|
|
/* This is where all platforms converge execution */
|
2014-02-04 12:04:52 +07:00
|
|
|
|
|
|
|
start_here_common:
|
2005-09-26 13:04:21 +07:00
|
|
|
/* relocation is on at this point */
|
2008-08-30 08:41:12 +07:00
|
|
|
std r1,PACAKSAVE(r13)
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2008-08-30 08:41:12 +07:00
|
|
|
/* Load the TOC (virtual address) */
|
2005-09-26 13:04:21 +07:00
|
|
|
ld r2,PACATOC(r13)
|
|
|
|
|
powerpc: Rework lazy-interrupt handling
The current implementation of lazy interrupts handling has some
issues that this tries to address.
We don't do the various workarounds we need to do when re-enabling
interrupts in some cases such as when returning from an interrupt
and thus we may still lose or get delayed decrementer or doorbell
interrupts.
The current scheme also makes it much harder to handle the external
"edge" interrupts provided by some BookE processors when using the
EPR facility (External Proxy) and the Freescale Hypervisor.
Additionally, we tend to keep interrupts hard disabled in a number
of cases, such as decrementer interrupts, external interrupts, or
when a masked decrementer interrupt is pending. This is sub-optimal.
This is an attempt at fixing it all in one go by reworking the way
we do the lazy interrupt disabling from the ground up.
The base idea is to replace the "hard_enabled" field with a
"irq_happened" field in which we store a bit mask of what interrupt
occurred while soft-disabled.
When re-enabling, either via arch_local_irq_restore() or when returning
from an interrupt, we can now decide what to do by testing bits in that
field.
We then implement replaying of the missed interrupts either by
re-using the existing exception frame (in exception exit case) or via
the creation of a new one from an assembly trampoline (in the
arch_local_irq_enable case).
This removes the need to play with the decrementer to try to create
fake interrupts, among others.
In addition, this adds a few refinements:
- We no longer hard disable decrementer interrupts that occur
while soft-disabled. We now simply bump the decrementer back to max
(on BookS) or leave it stopped (on BookE) and continue with hard interrupts
enabled, which means that we'll potentially get better sample quality from
performance monitor interrupts.
- Timer, decrementer and doorbell interrupts now hard-enable
shortly after removing the source of the interrupt, which means
they no longer run entirely hard disabled. Again, this will improve
perf sample quality.
- On Book3E 64-bit, we now make the performance monitor interrupt
act as an NMI like Book3S (the necessary C code for that to work
appear to already be present in the FSL perf code, notably calling
nmi_enter instead of irq_enter). (This also fixes a bug where BookE
perfmon interrupts could clobber r14 ... oops)
- We could make "masked" decrementer interrupts act as NMIs when doing
timer-based perf sampling to improve the sample quality.
Signed-off-by-yet: Benjamin Herrenschmidt <benh@kernel.crashing.org>
---
v2:
- Add hard-enable to decrementer, timer and doorbells
- Fix CR clobber in masked irq handling on BookE
- Make embedded perf interrupt act as an NMI
- Add a PACA_HAPPENED_EE_EDGE for use by FSL if they want
to retrigger an interrupt without preventing hard-enable
v3:
- Fix or vs. ori bug on Book3E
- Fix enabling of interrupts for some exceptions on Book3E
v4:
- Fix resend of doorbells on return from interrupt on Book3E
v5:
- Rebased on top of my latest series, which involves some significant
rework of some aspects of the patch.
v6:
- 32-bit compile fix
- more compile fixes with various .config combos
- factor out the asm code to soft-disable interrupts
- remove the C wrapper around preempt_schedule_irq
v7:
- Fix a bug with hard irq state tracking on native power7
2012-03-06 14:27:59 +07:00
|
|
|
/* Mark interrupts soft and hard disabled (they might be enabled
|
|
|
|
* in the PACA when doing hotplug)
|
|
|
|
*/
|
2017-12-20 10:55:42 +07:00
|
|
|
li r0,IRQS_DISABLED
|
2017-12-20 10:55:50 +07:00
|
|
|
stb r0,PACAIRQSOFTMASK(r13)
|
powerpc: Rework lazy-interrupt handling
The current implementation of lazy interrupts handling has some
issues that this tries to address.
We don't do the various workarounds we need to do when re-enabling
interrupts in some cases such as when returning from an interrupt
and thus we may still lose or get delayed decrementer or doorbell
interrupts.
The current scheme also makes it much harder to handle the external
"edge" interrupts provided by some BookE processors when using the
EPR facility (External Proxy) and the Freescale Hypervisor.
Additionally, we tend to keep interrupts hard disabled in a number
of cases, such as decrementer interrupts, external interrupts, or
when a masked decrementer interrupt is pending. This is sub-optimal.
This is an attempt at fixing it all in one go by reworking the way
we do the lazy interrupt disabling from the ground up.
The base idea is to replace the "hard_enabled" field with a
"irq_happened" field in which we store a bit mask of what interrupt
occurred while soft-disabled.
When re-enabling, either via arch_local_irq_restore() or when returning
from an interrupt, we can now decide what to do by testing bits in that
field.
We then implement replaying of the missed interrupts either by
re-using the existing exception frame (in exception exit case) or via
the creation of a new one from an assembly trampoline (in the
arch_local_irq_enable case).
This removes the need to play with the decrementer to try to create
fake interrupts, among others.
In addition, this adds a few refinements:
- We no longer hard disable decrementer interrupts that occur
while soft-disabled. We now simply bump the decrementer back to max
(on BookS) or leave it stopped (on BookE) and continue with hard interrupts
enabled, which means that we'll potentially get better sample quality from
performance monitor interrupts.
- Timer, decrementer and doorbell interrupts now hard-enable
shortly after removing the source of the interrupt, which means
they no longer run entirely hard disabled. Again, this will improve
perf sample quality.
- On Book3E 64-bit, we now make the performance monitor interrupt
act as an NMI like Book3S (the necessary C code for that to work
appear to already be present in the FSL perf code, notably calling
nmi_enter instead of irq_enter). (This also fixes a bug where BookE
perfmon interrupts could clobber r14 ... oops)
- We could make "masked" decrementer interrupts act as NMIs when doing
timer-based perf sampling to improve the sample quality.
Signed-off-by-yet: Benjamin Herrenschmidt <benh@kernel.crashing.org>
---
v2:
- Add hard-enable to decrementer, timer and doorbells
- Fix CR clobber in masked irq handling on BookE
- Make embedded perf interrupt act as an NMI
- Add a PACA_HAPPENED_EE_EDGE for use by FSL if they want
to retrigger an interrupt without preventing hard-enable
v3:
- Fix or vs. ori bug on Book3E
- Fix enabling of interrupts for some exceptions on Book3E
v4:
- Fix resend of doorbells on return from interrupt on Book3E
v5:
- Rebased on top of my latest series, which involves some significant
rework of some aspects of the patch.
v6:
- 32-bit compile fix
- more compile fixes with various .config combos
- factor out the asm code to soft-disable interrupts
- remove the C wrapper around preempt_schedule_irq
v7:
- Fix a bug with hard irq state tracking on native power7
2012-03-06 14:27:59 +07:00
|
|
|
li r0,PACA_IRQ_HARD_DIS
|
|
|
|
stb r0,PACAIRQHAPPENED(r13)
|
2005-09-26 13:04:21 +07:00
|
|
|
|
powerpc: Rework lazy-interrupt handling
The current implementation of lazy interrupts handling has some
issues that this tries to address.
We don't do the various workarounds we need to do when re-enabling
interrupts in some cases such as when returning from an interrupt
and thus we may still lose or get delayed decrementer or doorbell
interrupts.
The current scheme also makes it much harder to handle the external
"edge" interrupts provided by some BookE processors when using the
EPR facility (External Proxy) and the Freescale Hypervisor.
Additionally, we tend to keep interrupts hard disabled in a number
of cases, such as decrementer interrupts, external interrupts, or
when a masked decrementer interrupt is pending. This is sub-optimal.
This is an attempt at fixing it all in one go by reworking the way
we do the lazy interrupt disabling from the ground up.
The base idea is to replace the "hard_enabled" field with a
"irq_happened" field in which we store a bit mask of what interrupt
occurred while soft-disabled.
When re-enabling, either via arch_local_irq_restore() or when returning
from an interrupt, we can now decide what to do by testing bits in that
field.
We then implement replaying of the missed interrupts either by
re-using the existing exception frame (in exception exit case) or via
the creation of a new one from an assembly trampoline (in the
arch_local_irq_enable case).
This removes the need to play with the decrementer to try to create
fake interrupts, among others.
In addition, this adds a few refinements:
- We no longer hard disable decrementer interrupts that occur
while soft-disabled. We now simply bump the decrementer back to max
(on BookS) or leave it stopped (on BookE) and continue with hard interrupts
enabled, which means that we'll potentially get better sample quality from
performance monitor interrupts.
- Timer, decrementer and doorbell interrupts now hard-enable
shortly after removing the source of the interrupt, which means
they no longer run entirely hard disabled. Again, this will improve
perf sample quality.
- On Book3E 64-bit, we now make the performance monitor interrupt
act as an NMI like Book3S (the necessary C code for that to work
appear to already be present in the FSL perf code, notably calling
nmi_enter instead of irq_enter). (This also fixes a bug where BookE
perfmon interrupts could clobber r14 ... oops)
- We could make "masked" decrementer interrupts act as NMIs when doing
timer-based perf sampling to improve the sample quality.
Signed-off-by-yet: Benjamin Herrenschmidt <benh@kernel.crashing.org>
---
v2:
- Add hard-enable to decrementer, timer and doorbells
- Fix CR clobber in masked irq handling on BookE
- Make embedded perf interrupt act as an NMI
- Add a PACA_HAPPENED_EE_EDGE for use by FSL if they want
to retrigger an interrupt without preventing hard-enable
v3:
- Fix or vs. ori bug on Book3E
- Fix enabling of interrupts for some exceptions on Book3E
v4:
- Fix resend of doorbells on return from interrupt on Book3E
v5:
- Rebased on top of my latest series, which involves some significant
rework of some aspects of the patch.
v6:
- 32-bit compile fix
- more compile fixes with various .config combos
- factor out the asm code to soft-disable interrupts
- remove the C wrapper around preempt_schedule_irq
v7:
- Fix a bug with hard irq state tracking on native power7
2012-03-06 14:27:59 +07:00
|
|
|
/* Generic kernel entry */
|
2014-02-04 12:04:35 +07:00
|
|
|
bl start_kernel
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2006-02-13 14:11:13 +07:00
|
|
|
/* Not reached */
|
|
|
|
BUG_OPCODE
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* We put a few things here that have to be page-aligned.
|
|
|
|
* This stuff goes at the beginning of the bss, which is page-aligned.
|
|
|
|
*/
|
|
|
|
.section ".bss"
|
2016-04-29 20:26:26 +07:00
|
|
|
/*
|
|
|
|
* pgd dir should be aligned to PGD_TABLE_SIZE which is 64K.
|
|
|
|
* We will need to find a better way to fix this
|
|
|
|
*/
|
|
|
|
.align 16
|
2005-09-26 13:04:21 +07:00
|
|
|
|
2016-04-29 20:26:26 +07:00
|
|
|
.globl swapper_pg_dir
|
|
|
|
swapper_pg_dir:
|
|
|
|
.space PGD_TABLE_SIZE
|
2005-09-26 13:04:21 +07:00
|
|
|
|
|
|
|
.globl empty_zero_page
|
|
|
|
empty_zero_page:
|
|
|
|
.space PAGE_SIZE
|
2016-01-14 11:33:46 +07:00
|
|
|
EXPORT_SYMBOL(empty_zero_page)
|