2008-04-27 18:55:59 +07:00
|
|
|
/****************************************************************************
|
|
|
|
* Driver for Solarflare Solarstorm network controllers and boards
|
|
|
|
* Copyright 2005-2006 Fen Systems Ltd.
|
2011-02-25 07:01:34 +07:00
|
|
|
* Copyright 2005-2010 Solarflare Communications Inc.
|
2008-04-27 18:55:59 +07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published
|
|
|
|
* by the Free Software Foundation, incorporated herein by reference.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/tcp.h>
|
|
|
|
#include <linux/ip.h>
|
|
|
|
#include <linux/in.h>
|
2009-11-29 22:16:05 +07:00
|
|
|
#include <linux/ipv6.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 15:04:11 +07:00
|
|
|
#include <linux/slab.h>
|
2009-11-29 22:16:05 +07:00
|
|
|
#include <net/ipv6.h>
|
2008-04-27 18:55:59 +07:00
|
|
|
#include <linux/if_ether.h>
|
|
|
|
#include <linux/highmem.h>
|
|
|
|
#include "net_driver.h"
|
|
|
|
#include "efx.h"
|
2009-11-29 22:12:08 +07:00
|
|
|
#include "nic.h"
|
2008-04-27 18:55:59 +07:00
|
|
|
#include "workarounds.h"
|
|
|
|
|
2008-09-01 18:47:12 +07:00
|
|
|
static void efx_dequeue_buffer(struct efx_tx_queue *tx_queue,
|
2011-11-28 23:33:43 +07:00
|
|
|
struct efx_tx_buffer *buffer,
|
|
|
|
unsigned int *pkts_compl,
|
|
|
|
unsigned int *bytes_compl)
|
2008-04-27 18:55:59 +07:00
|
|
|
{
|
|
|
|
if (buffer->unmap_len) {
|
2012-05-17 23:46:55 +07:00
|
|
|
struct device *dma_dev = &tx_queue->efx->pci_dev->dev;
|
2008-09-01 18:46:43 +07:00
|
|
|
dma_addr_t unmap_addr = (buffer->dma_addr + buffer->len -
|
|
|
|
buffer->unmap_len);
|
2012-05-18 02:52:20 +07:00
|
|
|
if (buffer->flags & EFX_TX_BUF_MAP_SINGLE)
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_unmap_single(dma_dev, unmap_addr, buffer->unmap_len,
|
|
|
|
DMA_TO_DEVICE);
|
2008-04-27 18:55:59 +07:00
|
|
|
else
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_unmap_page(dma_dev, unmap_addr, buffer->unmap_len,
|
|
|
|
DMA_TO_DEVICE);
|
2008-04-27 18:55:59 +07:00
|
|
|
buffer->unmap_len = 0;
|
|
|
|
}
|
|
|
|
|
2012-05-18 02:52:20 +07:00
|
|
|
if (buffer->flags & EFX_TX_BUF_SKB) {
|
2011-11-28 23:33:43 +07:00
|
|
|
(*pkts_compl)++;
|
|
|
|
(*bytes_compl) += buffer->skb->len;
|
2008-04-27 18:55:59 +07:00
|
|
|
dev_kfree_skb_any((struct sk_buff *) buffer->skb);
|
2010-06-23 18:30:07 +07:00
|
|
|
netif_vdbg(tx_queue->efx, tx_done, tx_queue->efx->net_dev,
|
|
|
|
"TX queue %d transmission id %x complete\n",
|
|
|
|
tx_queue->queue, tx_queue->read_count);
|
2012-05-18 00:40:54 +07:00
|
|
|
} else if (buffer->flags & EFX_TX_BUF_HEAP) {
|
|
|
|
kfree(buffer->heap_buf);
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
2012-05-18 02:52:20 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
buffer->len = 0;
|
|
|
|
buffer->flags = 0;
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
|
2008-05-07 18:51:12 +07:00
|
|
|
static int efx_enqueue_skb_tso(struct efx_tx_queue *tx_queue,
|
2008-09-01 18:48:23 +07:00
|
|
|
struct sk_buff *skb);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2009-10-23 15:31:20 +07:00
|
|
|
static inline unsigned
|
|
|
|
efx_max_tx_len(struct efx_nic *efx, dma_addr_t dma_addr)
|
|
|
|
{
|
|
|
|
/* Depending on the NIC revision, we can use descriptor
|
|
|
|
* lengths up to 8K or 8K-1. However, since PCI Express
|
|
|
|
* devices must split read requests at 4K boundaries, there is
|
|
|
|
* little benefit from using descriptors that cross those
|
|
|
|
* boundaries and we keep things simple by not doing so.
|
|
|
|
*/
|
2012-02-03 04:21:15 +07:00
|
|
|
unsigned len = (~dma_addr & (EFX_PAGE_SIZE - 1)) + 1;
|
2009-10-23 15:31:20 +07:00
|
|
|
|
|
|
|
/* Work around hardware bug for unaligned buffers. */
|
|
|
|
if (EFX_WORKAROUND_5391(efx) && (dma_addr & 0xf))
|
|
|
|
len = min_t(unsigned, len, 512 - (dma_addr & 0xf));
|
|
|
|
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
2012-07-30 22:57:44 +07:00
|
|
|
unsigned int efx_tx_max_skb_descs(struct efx_nic *efx)
|
|
|
|
{
|
|
|
|
/* Header and payload descriptor for each output segment, plus
|
|
|
|
* one for every input fragment boundary within a segment
|
|
|
|
*/
|
|
|
|
unsigned int max_descs = EFX_TSO_MAX_SEGS * 2 + MAX_SKB_FRAGS;
|
|
|
|
|
|
|
|
/* Possibly one more per segment for the alignment workaround */
|
|
|
|
if (EFX_WORKAROUND_5391(efx))
|
|
|
|
max_descs += EFX_TSO_MAX_SEGS;
|
|
|
|
|
|
|
|
/* Possibly more for PCIe page boundaries within input fragments */
|
|
|
|
if (PAGE_SIZE > EFX_PAGE_SIZE)
|
|
|
|
max_descs += max_t(unsigned int, MAX_SKB_FRAGS,
|
|
|
|
DIV_ROUND_UP(GSO_MAX_SIZE, EFX_PAGE_SIZE));
|
|
|
|
|
|
|
|
return max_descs;
|
|
|
|
}
|
|
|
|
|
2012-05-22 07:27:58 +07:00
|
|
|
/* Get partner of a TX queue, seen as part of the same net core queue */
|
|
|
|
static struct efx_tx_queue *efx_tx_queue_partner(struct efx_tx_queue *tx_queue)
|
|
|
|
{
|
|
|
|
if (tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD)
|
|
|
|
return tx_queue - EFX_TXQ_TYPE_OFFLOAD;
|
|
|
|
else
|
|
|
|
return tx_queue + EFX_TXQ_TYPE_OFFLOAD;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void efx_tx_maybe_stop_queue(struct efx_tx_queue *txq1)
|
|
|
|
{
|
|
|
|
/* We need to consider both queues that the net core sees as one */
|
|
|
|
struct efx_tx_queue *txq2 = efx_tx_queue_partner(txq1);
|
|
|
|
struct efx_nic *efx = txq1->efx;
|
|
|
|
unsigned int fill_level;
|
|
|
|
|
|
|
|
fill_level = max(txq1->insert_count - txq1->old_read_count,
|
|
|
|
txq2->insert_count - txq2->old_read_count);
|
|
|
|
if (likely(fill_level < efx->txq_stop_thresh))
|
|
|
|
return;
|
|
|
|
|
|
|
|
/* We used the stale old_read_count above, which gives us a
|
|
|
|
* pessimistic estimate of the fill level (which may even
|
|
|
|
* validly be >= efx->txq_entries). Now try again using
|
|
|
|
* read_count (more likely to be a cache miss).
|
|
|
|
*
|
|
|
|
* If we read read_count and then conditionally stop the
|
|
|
|
* queue, it is possible for the completion path to race with
|
|
|
|
* us and complete all outstanding descriptors in the middle,
|
|
|
|
* after which there will be no more completions to wake it.
|
|
|
|
* Therefore we stop the queue first, then read read_count
|
|
|
|
* (with a memory barrier to ensure the ordering), then
|
|
|
|
* restart the queue if the fill level turns out to be low
|
|
|
|
* enough.
|
|
|
|
*/
|
|
|
|
netif_tx_stop_queue(txq1->core_txq);
|
|
|
|
smp_mb();
|
|
|
|
txq1->old_read_count = ACCESS_ONCE(txq1->read_count);
|
|
|
|
txq2->old_read_count = ACCESS_ONCE(txq2->read_count);
|
|
|
|
|
|
|
|
fill_level = max(txq1->insert_count - txq1->old_read_count,
|
|
|
|
txq2->insert_count - txq2->old_read_count);
|
|
|
|
EFX_BUG_ON_PARANOID(fill_level >= efx->txq_entries);
|
|
|
|
if (likely(fill_level < efx->txq_stop_thresh)) {
|
|
|
|
smp_mb();
|
|
|
|
if (likely(!efx->loopback_selftest))
|
|
|
|
netif_tx_start_queue(txq1->core_txq);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
/*
|
|
|
|
* Add a socket buffer to a TX queue
|
|
|
|
*
|
|
|
|
* This maps all fragments of a socket buffer for DMA and adds them to
|
|
|
|
* the TX queue. The queue's insert pointer will be incremented by
|
|
|
|
* the number of fragments in the socket buffer.
|
|
|
|
*
|
|
|
|
* If any DMA mapping fails, any mapped fragments will be unmapped,
|
|
|
|
* the queue's insert pointer will be restored to its original value.
|
|
|
|
*
|
2009-11-23 23:07:05 +07:00
|
|
|
* This function is split out from efx_hard_start_xmit to allow the
|
|
|
|
* loopback test to direct packets via specific TX queues.
|
|
|
|
*
|
2012-05-22 07:27:58 +07:00
|
|
|
* Returns NETDEV_TX_OK.
|
2008-04-27 18:55:59 +07:00
|
|
|
* You must hold netif_tx_lock() to call this function.
|
|
|
|
*/
|
2009-11-23 23:07:05 +07:00
|
|
|
netdev_tx_t efx_enqueue_skb(struct efx_tx_queue *tx_queue, struct sk_buff *skb)
|
2008-04-27 18:55:59 +07:00
|
|
|
{
|
|
|
|
struct efx_nic *efx = tx_queue->efx;
|
2012-05-17 23:46:55 +07:00
|
|
|
struct device *dma_dev = &efx->pci_dev->dev;
|
2008-04-27 18:55:59 +07:00
|
|
|
struct efx_tx_buffer *buffer;
|
|
|
|
skb_frag_t *fragment;
|
2012-05-22 07:27:58 +07:00
|
|
|
unsigned int len, unmap_len = 0, insert_ptr;
|
2008-04-27 18:55:59 +07:00
|
|
|
dma_addr_t dma_addr, unmap_addr = 0;
|
|
|
|
unsigned int dma_len;
|
2012-05-18 02:52:20 +07:00
|
|
|
unsigned short dma_flags;
|
2012-05-22 07:27:58 +07:00
|
|
|
int i = 0;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
EFX_BUG_ON_PARANOID(tx_queue->write_count != tx_queue->insert_count);
|
|
|
|
|
2009-11-23 23:06:47 +07:00
|
|
|
if (skb_shinfo(skb)->gso_size)
|
2008-05-07 18:51:12 +07:00
|
|
|
return efx_enqueue_skb_tso(tx_queue, skb);
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
/* Get size of the initial fragment */
|
|
|
|
len = skb_headlen(skb);
|
|
|
|
|
2009-03-20 20:25:39 +07:00
|
|
|
/* Pad if necessary */
|
|
|
|
if (EFX_WORKAROUND_15592(efx) && skb->len <= 32) {
|
|
|
|
EFX_BUG_ON_PARANOID(skb->data_len);
|
|
|
|
len = 32 + 1;
|
|
|
|
if (skb_pad(skb, len - skb->len))
|
|
|
|
return NETDEV_TX_OK;
|
|
|
|
}
|
|
|
|
|
2012-05-17 23:46:55 +07:00
|
|
|
/* Map for DMA. Use dma_map_single rather than dma_map_page
|
2008-04-27 18:55:59 +07:00
|
|
|
* since this is more efficient on machines with sparse
|
|
|
|
* memory.
|
|
|
|
*/
|
2012-05-18 02:52:20 +07:00
|
|
|
dma_flags = EFX_TX_BUF_MAP_SINGLE;
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_addr = dma_map_single(dma_dev, skb->data, len, PCI_DMA_TODEVICE);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
/* Process all fragments */
|
|
|
|
while (1) {
|
2012-05-17 23:46:55 +07:00
|
|
|
if (unlikely(dma_mapping_error(dma_dev, dma_addr)))
|
|
|
|
goto dma_err;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
/* Store fields for marking in the per-fragment final
|
|
|
|
* descriptor */
|
|
|
|
unmap_len = len;
|
|
|
|
unmap_addr = dma_addr;
|
|
|
|
|
|
|
|
/* Add to TX queue, splitting across DMA boundaries */
|
|
|
|
do {
|
2010-09-10 13:42:22 +07:00
|
|
|
insert_ptr = tx_queue->insert_count & tx_queue->ptr_mask;
|
2008-04-27 18:55:59 +07:00
|
|
|
buffer = &tx_queue->buffer[insert_ptr];
|
2012-05-18 02:52:20 +07:00
|
|
|
EFX_BUG_ON_PARANOID(buffer->flags);
|
2008-04-27 18:55:59 +07:00
|
|
|
EFX_BUG_ON_PARANOID(buffer->len);
|
|
|
|
EFX_BUG_ON_PARANOID(buffer->unmap_len);
|
|
|
|
|
2009-10-23 15:31:20 +07:00
|
|
|
dma_len = efx_max_tx_len(efx, dma_addr);
|
|
|
|
if (likely(dma_len >= len))
|
2008-04-27 18:55:59 +07:00
|
|
|
dma_len = len;
|
|
|
|
|
|
|
|
/* Fill out per descriptor fields */
|
|
|
|
buffer->len = dma_len;
|
|
|
|
buffer->dma_addr = dma_addr;
|
2012-05-18 02:52:20 +07:00
|
|
|
buffer->flags = EFX_TX_BUF_CONT;
|
2008-04-27 18:55:59 +07:00
|
|
|
len -= dma_len;
|
|
|
|
dma_addr += dma_len;
|
|
|
|
++tx_queue->insert_count;
|
|
|
|
} while (len);
|
|
|
|
|
|
|
|
/* Transfer ownership of the unmapping to the final buffer */
|
2012-05-18 02:52:20 +07:00
|
|
|
buffer->flags = EFX_TX_BUF_CONT | dma_flags;
|
2008-04-27 18:55:59 +07:00
|
|
|
buffer->unmap_len = unmap_len;
|
|
|
|
unmap_len = 0;
|
|
|
|
|
|
|
|
/* Get address and size of next fragment */
|
|
|
|
if (i >= skb_shinfo(skb)->nr_frags)
|
|
|
|
break;
|
|
|
|
fragment = &skb_shinfo(skb)->frags[i];
|
2011-10-19 04:00:24 +07:00
|
|
|
len = skb_frag_size(fragment);
|
2008-04-27 18:55:59 +07:00
|
|
|
i++;
|
|
|
|
/* Map for DMA */
|
2012-05-18 02:52:20 +07:00
|
|
|
dma_flags = 0;
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_addr = skb_frag_dma_map(dma_dev, fragment, 0, len,
|
2011-10-06 17:10:48 +07:00
|
|
|
DMA_TO_DEVICE);
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Transfer ownership of the skb to the final buffer */
|
|
|
|
buffer->skb = skb;
|
2012-05-18 02:52:20 +07:00
|
|
|
buffer->flags = EFX_TX_BUF_SKB | dma_flags;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2011-11-28 23:33:43 +07:00
|
|
|
netdev_tx_sent_queue(tx_queue->core_txq, skb->len);
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
/* Pass off to hardware */
|
2009-11-29 10:43:56 +07:00
|
|
|
efx_nic_push_buffers(tx_queue);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2012-05-22 07:27:58 +07:00
|
|
|
efx_tx_maybe_stop_queue(tx_queue);
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
return NETDEV_TX_OK;
|
|
|
|
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_err:
|
2010-06-23 18:30:07 +07:00
|
|
|
netif_err(efx, tx_err, efx->net_dev,
|
|
|
|
" TX queue %d could not map skb with %d bytes %d "
|
|
|
|
"fragments for DMA\n", tx_queue->queue, skb->len,
|
|
|
|
skb_shinfo(skb)->nr_frags + 1);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
/* Mark the packet as transmitted, and free the SKB ourselves */
|
2009-11-23 23:06:47 +07:00
|
|
|
dev_kfree_skb_any(skb);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
/* Work backwards until we hit the original insert pointer value */
|
|
|
|
while (tx_queue->insert_count != tx_queue->write_count) {
|
2011-11-28 23:33:43 +07:00
|
|
|
unsigned int pkts_compl = 0, bytes_compl = 0;
|
2008-04-27 18:55:59 +07:00
|
|
|
--tx_queue->insert_count;
|
2010-09-10 13:42:22 +07:00
|
|
|
insert_ptr = tx_queue->insert_count & tx_queue->ptr_mask;
|
2008-04-27 18:55:59 +07:00
|
|
|
buffer = &tx_queue->buffer[insert_ptr];
|
2011-11-28 23:33:43 +07:00
|
|
|
efx_dequeue_buffer(tx_queue, buffer, &pkts_compl, &bytes_compl);
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Free the fragment we were mid-way through pushing */
|
2008-09-01 18:46:40 +07:00
|
|
|
if (unmap_len) {
|
2012-05-18 02:52:20 +07:00
|
|
|
if (dma_flags & EFX_TX_BUF_MAP_SINGLE)
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_unmap_single(dma_dev, unmap_addr, unmap_len,
|
|
|
|
DMA_TO_DEVICE);
|
2008-09-01 18:46:40 +07:00
|
|
|
else
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_unmap_page(dma_dev, unmap_addr, unmap_len,
|
|
|
|
DMA_TO_DEVICE);
|
2008-09-01 18:46:40 +07:00
|
|
|
}
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2012-05-22 07:27:58 +07:00
|
|
|
return NETDEV_TX_OK;
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Remove packets from the TX queue
|
|
|
|
*
|
|
|
|
* This removes packets from the TX queue, up to and including the
|
|
|
|
* specified index.
|
|
|
|
*/
|
2008-09-01 18:47:12 +07:00
|
|
|
static void efx_dequeue_buffers(struct efx_tx_queue *tx_queue,
|
2011-11-28 23:33:43 +07:00
|
|
|
unsigned int index,
|
|
|
|
unsigned int *pkts_compl,
|
|
|
|
unsigned int *bytes_compl)
|
2008-04-27 18:55:59 +07:00
|
|
|
{
|
|
|
|
struct efx_nic *efx = tx_queue->efx;
|
|
|
|
unsigned int stop_index, read_ptr;
|
|
|
|
|
2010-09-10 13:42:22 +07:00
|
|
|
stop_index = (index + 1) & tx_queue->ptr_mask;
|
|
|
|
read_ptr = tx_queue->read_count & tx_queue->ptr_mask;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
while (read_ptr != stop_index) {
|
|
|
|
struct efx_tx_buffer *buffer = &tx_queue->buffer[read_ptr];
|
|
|
|
if (unlikely(buffer->len == 0)) {
|
2010-06-23 18:30:07 +07:00
|
|
|
netif_err(efx, tx_err, efx->net_dev,
|
|
|
|
"TX queue %d spurious TX completion id %x\n",
|
|
|
|
tx_queue->queue, read_ptr);
|
2008-04-27 18:55:59 +07:00
|
|
|
efx_schedule_reset(efx, RESET_TYPE_TX_SKIP);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2011-11-28 23:33:43 +07:00
|
|
|
efx_dequeue_buffer(tx_queue, buffer, pkts_compl, bytes_compl);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
++tx_queue->read_count;
|
2010-09-10 13:42:22 +07:00
|
|
|
read_ptr = tx_queue->read_count & tx_queue->ptr_mask;
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Initiate a packet transmission. We use one channel per CPU
|
|
|
|
* (sharing when we have more CPUs than channels). On Falcon, the TX
|
|
|
|
* completion events will be directed back to the CPU that transmitted
|
|
|
|
* the packet, which should be cache-efficient.
|
|
|
|
*
|
|
|
|
* Context: non-blocking.
|
|
|
|
* Note that returning anything other than NETDEV_TX_OK will cause the
|
|
|
|
* OS to free the skb.
|
|
|
|
*/
|
2009-09-01 02:50:58 +07:00
|
|
|
netdev_tx_t efx_hard_start_xmit(struct sk_buff *skb,
|
2012-02-17 07:10:45 +07:00
|
|
|
struct net_device *net_dev)
|
2008-04-27 18:55:59 +07:00
|
|
|
{
|
2008-09-01 18:43:14 +07:00
|
|
|
struct efx_nic *efx = netdev_priv(net_dev);
|
2008-09-01 18:44:59 +07:00
|
|
|
struct efx_tx_queue *tx_queue;
|
2011-01-11 04:18:20 +07:00
|
|
|
unsigned index, type;
|
2008-09-01 18:44:59 +07:00
|
|
|
|
2011-05-17 00:51:24 +07:00
|
|
|
EFX_WARN_ON_PARANOID(!netif_device_present(net_dev));
|
2009-03-04 16:52:37 +07:00
|
|
|
|
2011-01-11 04:18:20 +07:00
|
|
|
index = skb_get_queue_mapping(skb);
|
|
|
|
type = skb->ip_summed == CHECKSUM_PARTIAL ? EFX_TXQ_TYPE_OFFLOAD : 0;
|
|
|
|
if (index >= efx->n_tx_channels) {
|
|
|
|
index -= efx->n_tx_channels;
|
|
|
|
type |= EFX_TXQ_TYPE_HIGHPRI;
|
|
|
|
}
|
|
|
|
tx_queue = efx_get_tx_queue(efx, index, type);
|
2008-09-01 18:44:59 +07:00
|
|
|
|
2009-11-23 23:07:05 +07:00
|
|
|
return efx_enqueue_skb(tx_queue, skb);
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
|
2011-01-13 01:39:40 +07:00
|
|
|
void efx_init_tx_queue_core_txq(struct efx_tx_queue *tx_queue)
|
|
|
|
{
|
2011-01-11 04:18:20 +07:00
|
|
|
struct efx_nic *efx = tx_queue->efx;
|
|
|
|
|
2011-01-13 01:39:40 +07:00
|
|
|
/* Must be inverse of queue lookup in efx_hard_start_xmit() */
|
2011-01-11 04:18:20 +07:00
|
|
|
tx_queue->core_txq =
|
|
|
|
netdev_get_tx_queue(efx->net_dev,
|
|
|
|
tx_queue->queue / EFX_TXQ_TYPES +
|
|
|
|
((tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI) ?
|
|
|
|
efx->n_tx_channels : 0));
|
|
|
|
}
|
|
|
|
|
|
|
|
int efx_setup_tc(struct net_device *net_dev, u8 num_tc)
|
|
|
|
{
|
|
|
|
struct efx_nic *efx = netdev_priv(net_dev);
|
|
|
|
struct efx_channel *channel;
|
|
|
|
struct efx_tx_queue *tx_queue;
|
|
|
|
unsigned tc;
|
|
|
|
int rc;
|
|
|
|
|
|
|
|
if (efx_nic_rev(efx) < EFX_REV_FALCON_B0 || num_tc > EFX_MAX_TX_TC)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (num_tc == net_dev->num_tc)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
for (tc = 0; tc < num_tc; tc++) {
|
|
|
|
net_dev->tc_to_txq[tc].offset = tc * efx->n_tx_channels;
|
|
|
|
net_dev->tc_to_txq[tc].count = efx->n_tx_channels;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (num_tc > net_dev->num_tc) {
|
|
|
|
/* Initialise high-priority queues as necessary */
|
|
|
|
efx_for_each_channel(channel, efx) {
|
|
|
|
efx_for_each_possible_channel_tx_queue(tx_queue,
|
|
|
|
channel) {
|
|
|
|
if (!(tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI))
|
|
|
|
continue;
|
|
|
|
if (!tx_queue->buffer) {
|
|
|
|
rc = efx_probe_tx_queue(tx_queue);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
if (!tx_queue->initialised)
|
|
|
|
efx_init_tx_queue(tx_queue);
|
|
|
|
efx_init_tx_queue_core_txq(tx_queue);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* Reduce number of classes before number of queues */
|
|
|
|
net_dev->num_tc = num_tc;
|
|
|
|
}
|
|
|
|
|
|
|
|
rc = netif_set_real_num_tx_queues(net_dev,
|
|
|
|
max_t(int, num_tc, 1) *
|
|
|
|
efx->n_tx_channels);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
/* Do not destroy high-priority queues when they become
|
|
|
|
* unused. We would have to flush them first, and it is
|
|
|
|
* fairly difficult to flush a subset of TX queues. Leave
|
|
|
|
* it to efx_fini_channels().
|
|
|
|
*/
|
|
|
|
|
|
|
|
net_dev->num_tc = num_tc;
|
|
|
|
return 0;
|
2011-01-13 01:39:40 +07:00
|
|
|
}
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
void efx_xmit_done(struct efx_tx_queue *tx_queue, unsigned int index)
|
|
|
|
{
|
|
|
|
unsigned fill_level;
|
|
|
|
struct efx_nic *efx = tx_queue->efx;
|
2012-05-22 07:27:58 +07:00
|
|
|
struct efx_tx_queue *txq2;
|
2011-11-28 23:33:43 +07:00
|
|
|
unsigned int pkts_compl = 0, bytes_compl = 0;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2010-09-10 13:42:22 +07:00
|
|
|
EFX_BUG_ON_PARANOID(index > tx_queue->ptr_mask);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2011-11-28 23:33:43 +07:00
|
|
|
efx_dequeue_buffers(tx_queue, index, &pkts_compl, &bytes_compl);
|
|
|
|
netdev_tx_completed_queue(tx_queue->core_txq, pkts_compl, bytes_compl);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2012-05-22 07:27:58 +07:00
|
|
|
/* See if we need to restart the netif queue. This memory
|
|
|
|
* barrier ensures that we write read_count (inside
|
|
|
|
* efx_dequeue_buffers()) before reading the queue status.
|
|
|
|
*/
|
2008-04-27 18:55:59 +07:00
|
|
|
smp_mb();
|
2010-12-10 08:24:16 +07:00
|
|
|
if (unlikely(netif_tx_queue_stopped(tx_queue->core_txq)) &&
|
2011-04-04 19:46:23 +07:00
|
|
|
likely(efx->port_enabled) &&
|
2011-05-17 00:51:24 +07:00
|
|
|
likely(netif_device_present(efx->net_dev))) {
|
2012-05-22 07:27:58 +07:00
|
|
|
txq2 = efx_tx_queue_partner(tx_queue);
|
|
|
|
fill_level = max(tx_queue->insert_count - tx_queue->read_count,
|
|
|
|
txq2->insert_count - txq2->read_count);
|
|
|
|
if (fill_level <= efx->txq_wake_thresh)
|
2010-12-10 08:24:16 +07:00
|
|
|
netif_tx_wake_queue(tx_queue->core_txq);
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
sfc: Use TX push whenever adding descriptors to an empty queue
Whenever we add DMA descriptors to a TX ring and update the ring
pointer, the TX DMA engine must first read the new DMA descriptors and
then start reading packet data. However, all released Solarflare 10G
controllers have a 'TX push' feature that allows us to reduce latency
by writing the first new DMA descriptor along with the pointer update.
This is only useful when the queue is empty. The hardware should
ignore the pushed descriptor if the queue is not empty, but this check
is buggy, so we must do it in software.
In order to tell whether a TX queue is empty, we need to compare the
previous transmission count (write_count) and completion count
(read_count). However, if we do that every time we update the ring
pointer then read_count may ping-pong between the caches of two CPUs
running the transmission and completion paths for the queue.
Therefore, we split the check for an empty queue between the
completion path and the transmission path:
- Add an empty_read_count field representing a point at which the
completion path saw the TX queue as empty.
- Add an old_write_count field for use on the completion path.
- On the completion path, whenever read_count reaches or passes
old_write_count the TX queue may be empty. We then read
write_count, set empty_read_count if read_count == write_count,
and update old_write_count.
- On the transmission path, we read empty_read_count. If it's set, we
compare it with the value of write_count before the current set of
descriptors was added. If they match, the queue really is empty and
we can use TX push.
Signed-off-by: Ben Hutchings <bhutchings@solarflare.com>
2010-11-16 06:53:11 +07:00
|
|
|
|
|
|
|
/* Check whether the hardware queue is now empty */
|
|
|
|
if ((int)(tx_queue->read_count - tx_queue->old_write_count) >= 0) {
|
|
|
|
tx_queue->old_write_count = ACCESS_ONCE(tx_queue->write_count);
|
|
|
|
if (tx_queue->read_count == tx_queue->old_write_count) {
|
|
|
|
smp_mb();
|
|
|
|
tx_queue->empty_read_count =
|
|
|
|
tx_queue->read_count | EFX_EMPTY_COUNT_VALID;
|
|
|
|
}
|
|
|
|
}
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
/* Size of page-based TSO header buffers. Larger blocks must be
|
|
|
|
* allocated from the heap.
|
|
|
|
*/
|
|
|
|
#define TSOH_STD_SIZE 128
|
|
|
|
#define TSOH_PER_PAGE (PAGE_SIZE / TSOH_STD_SIZE)
|
|
|
|
|
|
|
|
/* At most half the descriptors in the queue at any time will refer to
|
|
|
|
* a TSO header buffer, since they must always be followed by a
|
|
|
|
* payload descriptor referring to an skb.
|
|
|
|
*/
|
|
|
|
static unsigned int efx_tsoh_page_count(struct efx_tx_queue *tx_queue)
|
|
|
|
{
|
|
|
|
return DIV_ROUND_UP(tx_queue->ptr_mask + 1, 2 * TSOH_PER_PAGE);
|
|
|
|
}
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
int efx_probe_tx_queue(struct efx_tx_queue *tx_queue)
|
|
|
|
{
|
|
|
|
struct efx_nic *efx = tx_queue->efx;
|
2010-09-10 13:42:22 +07:00
|
|
|
unsigned int entries;
|
2012-05-18 02:52:20 +07:00
|
|
|
int rc;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2010-09-10 13:42:22 +07:00
|
|
|
/* Create the smallest power-of-two aligned ring */
|
|
|
|
entries = max(roundup_pow_of_two(efx->txq_entries), EFX_MIN_DMAQ_SIZE);
|
|
|
|
EFX_BUG_ON_PARANOID(entries > EFX_MAX_DMAQ_SIZE);
|
|
|
|
tx_queue->ptr_mask = entries - 1;
|
|
|
|
|
|
|
|
netif_dbg(efx, probe, efx->net_dev,
|
|
|
|
"creating TX queue %d size %#x mask %#x\n",
|
|
|
|
tx_queue->queue, efx->txq_entries, tx_queue->ptr_mask);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
/* Allocate software ring */
|
2011-12-02 19:36:13 +07:00
|
|
|
tx_queue->buffer = kcalloc(entries, sizeof(*tx_queue->buffer),
|
2010-09-10 13:42:22 +07:00
|
|
|
GFP_KERNEL);
|
2008-09-01 18:44:59 +07:00
|
|
|
if (!tx_queue->buffer)
|
|
|
|
return -ENOMEM;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
if (tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD) {
|
|
|
|
tx_queue->tsoh_page =
|
|
|
|
kcalloc(efx_tsoh_page_count(tx_queue),
|
|
|
|
sizeof(tx_queue->tsoh_page[0]), GFP_KERNEL);
|
|
|
|
if (!tx_queue->tsoh_page) {
|
|
|
|
rc = -ENOMEM;
|
|
|
|
goto fail1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
/* Allocate hardware ring */
|
2009-11-29 10:43:56 +07:00
|
|
|
rc = efx_nic_probe_tx(tx_queue);
|
2008-04-27 18:55:59 +07:00
|
|
|
if (rc)
|
2012-05-18 00:40:54 +07:00
|
|
|
goto fail2;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
fail2:
|
|
|
|
kfree(tx_queue->tsoh_page);
|
|
|
|
tx_queue->tsoh_page = NULL;
|
|
|
|
fail1:
|
2008-04-27 18:55:59 +07:00
|
|
|
kfree(tx_queue->buffer);
|
|
|
|
tx_queue->buffer = NULL;
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
2008-09-01 18:48:46 +07:00
|
|
|
void efx_init_tx_queue(struct efx_tx_queue *tx_queue)
|
2008-04-27 18:55:59 +07:00
|
|
|
{
|
2010-06-23 18:30:07 +07:00
|
|
|
netif_dbg(tx_queue->efx, drv, tx_queue->efx->net_dev,
|
|
|
|
"initialising TX queue %d\n", tx_queue->queue);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
tx_queue->insert_count = 0;
|
|
|
|
tx_queue->write_count = 0;
|
sfc: Use TX push whenever adding descriptors to an empty queue
Whenever we add DMA descriptors to a TX ring and update the ring
pointer, the TX DMA engine must first read the new DMA descriptors and
then start reading packet data. However, all released Solarflare 10G
controllers have a 'TX push' feature that allows us to reduce latency
by writing the first new DMA descriptor along with the pointer update.
This is only useful when the queue is empty. The hardware should
ignore the pushed descriptor if the queue is not empty, but this check
is buggy, so we must do it in software.
In order to tell whether a TX queue is empty, we need to compare the
previous transmission count (write_count) and completion count
(read_count). However, if we do that every time we update the ring
pointer then read_count may ping-pong between the caches of two CPUs
running the transmission and completion paths for the queue.
Therefore, we split the check for an empty queue between the
completion path and the transmission path:
- Add an empty_read_count field representing a point at which the
completion path saw the TX queue as empty.
- Add an old_write_count field for use on the completion path.
- On the completion path, whenever read_count reaches or passes
old_write_count the TX queue may be empty. We then read
write_count, set empty_read_count if read_count == write_count,
and update old_write_count.
- On the transmission path, we read empty_read_count. If it's set, we
compare it with the value of write_count before the current set of
descriptors was added. If they match, the queue really is empty and
we can use TX push.
Signed-off-by: Ben Hutchings <bhutchings@solarflare.com>
2010-11-16 06:53:11 +07:00
|
|
|
tx_queue->old_write_count = 0;
|
2008-04-27 18:55:59 +07:00
|
|
|
tx_queue->read_count = 0;
|
|
|
|
tx_queue->old_read_count = 0;
|
sfc: Use TX push whenever adding descriptors to an empty queue
Whenever we add DMA descriptors to a TX ring and update the ring
pointer, the TX DMA engine must first read the new DMA descriptors and
then start reading packet data. However, all released Solarflare 10G
controllers have a 'TX push' feature that allows us to reduce latency
by writing the first new DMA descriptor along with the pointer update.
This is only useful when the queue is empty. The hardware should
ignore the pushed descriptor if the queue is not empty, but this check
is buggy, so we must do it in software.
In order to tell whether a TX queue is empty, we need to compare the
previous transmission count (write_count) and completion count
(read_count). However, if we do that every time we update the ring
pointer then read_count may ping-pong between the caches of two CPUs
running the transmission and completion paths for the queue.
Therefore, we split the check for an empty queue between the
completion path and the transmission path:
- Add an empty_read_count field representing a point at which the
completion path saw the TX queue as empty.
- Add an old_write_count field for use on the completion path.
- On the completion path, whenever read_count reaches or passes
old_write_count the TX queue may be empty. We then read
write_count, set empty_read_count if read_count == write_count,
and update old_write_count.
- On the transmission path, we read empty_read_count. If it's set, we
compare it with the value of write_count before the current set of
descriptors was added. If they match, the queue really is empty and
we can use TX push.
Signed-off-by: Ben Hutchings <bhutchings@solarflare.com>
2010-11-16 06:53:11 +07:00
|
|
|
tx_queue->empty_read_count = 0 | EFX_EMPTY_COUNT_VALID;
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
/* Set up TX descriptor ring */
|
2009-11-29 10:43:56 +07:00
|
|
|
efx_nic_init_tx(tx_queue);
|
2011-01-11 04:18:20 +07:00
|
|
|
|
|
|
|
tx_queue->initialised = true;
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
void efx_release_tx_buffers(struct efx_tx_queue *tx_queue)
|
|
|
|
{
|
|
|
|
struct efx_tx_buffer *buffer;
|
|
|
|
|
|
|
|
if (!tx_queue->buffer)
|
|
|
|
return;
|
|
|
|
|
|
|
|
/* Free any buffers left in the ring */
|
|
|
|
while (tx_queue->read_count != tx_queue->write_count) {
|
2011-11-28 23:33:43 +07:00
|
|
|
unsigned int pkts_compl = 0, bytes_compl = 0;
|
2010-09-10 13:42:22 +07:00
|
|
|
buffer = &tx_queue->buffer[tx_queue->read_count & tx_queue->ptr_mask];
|
2011-11-28 23:33:43 +07:00
|
|
|
efx_dequeue_buffer(tx_queue, buffer, &pkts_compl, &bytes_compl);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
++tx_queue->read_count;
|
|
|
|
}
|
2011-11-28 23:33:43 +07:00
|
|
|
netdev_tx_reset_queue(tx_queue->core_txq);
|
2008-04-27 18:55:59 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
void efx_fini_tx_queue(struct efx_tx_queue *tx_queue)
|
|
|
|
{
|
2011-01-11 04:18:20 +07:00
|
|
|
if (!tx_queue->initialised)
|
|
|
|
return;
|
|
|
|
|
2010-06-23 18:30:07 +07:00
|
|
|
netif_dbg(tx_queue->efx, drv, tx_queue->efx->net_dev,
|
|
|
|
"shutting down TX queue %d\n", tx_queue->queue);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2011-01-11 04:18:20 +07:00
|
|
|
tx_queue->initialised = false;
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
/* Flush TX queue, remove descriptor ring */
|
2009-11-29 10:43:56 +07:00
|
|
|
efx_nic_fini_tx(tx_queue);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
|
|
|
efx_release_tx_buffers(tx_queue);
|
|
|
|
}
|
|
|
|
|
|
|
|
void efx_remove_tx_queue(struct efx_tx_queue *tx_queue)
|
|
|
|
{
|
2012-05-18 00:40:54 +07:00
|
|
|
int i;
|
|
|
|
|
2011-01-11 04:18:20 +07:00
|
|
|
if (!tx_queue->buffer)
|
|
|
|
return;
|
|
|
|
|
2010-06-23 18:30:07 +07:00
|
|
|
netif_dbg(tx_queue->efx, drv, tx_queue->efx->net_dev,
|
|
|
|
"destroying TX queue %d\n", tx_queue->queue);
|
2009-11-29 10:43:56 +07:00
|
|
|
efx_nic_remove_tx(tx_queue);
|
2008-04-27 18:55:59 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
if (tx_queue->tsoh_page) {
|
|
|
|
for (i = 0; i < efx_tsoh_page_count(tx_queue); i++)
|
|
|
|
efx_nic_free_buffer(tx_queue->efx,
|
|
|
|
&tx_queue->tsoh_page[i]);
|
|
|
|
kfree(tx_queue->tsoh_page);
|
|
|
|
tx_queue->tsoh_page = NULL;
|
|
|
|
}
|
|
|
|
|
2008-04-27 18:55:59 +07:00
|
|
|
kfree(tx_queue->buffer);
|
|
|
|
tx_queue->buffer = NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2008-05-07 18:51:12 +07:00
|
|
|
/* Efx TCP segmentation acceleration.
|
|
|
|
*
|
|
|
|
* Why? Because by doing it here in the driver we can go significantly
|
|
|
|
* faster than the GSO.
|
|
|
|
*
|
|
|
|
* Requires TX checksum offload support.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Number of bytes inserted at the start of a TSO header buffer,
|
|
|
|
* similar to NET_IP_ALIGN.
|
|
|
|
*/
|
2008-09-01 18:50:28 +07:00
|
|
|
#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
|
2008-05-07 18:51:12 +07:00
|
|
|
#define TSOH_OFFSET 0
|
|
|
|
#else
|
|
|
|
#define TSOH_OFFSET NET_IP_ALIGN
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define PTR_DIFF(p1, p2) ((u8 *)(p1) - (u8 *)(p2))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct tso_state - TSO state for an SKB
|
2008-09-01 18:47:02 +07:00
|
|
|
* @out_len: Remaining length in current segment
|
2008-05-07 18:51:12 +07:00
|
|
|
* @seqnum: Current sequence number
|
2008-09-01 18:47:02 +07:00
|
|
|
* @ipv4_id: Current IPv4 ID, host endian
|
2008-05-07 18:51:12 +07:00
|
|
|
* @packet_space: Remaining space in current packet
|
2008-09-01 18:47:02 +07:00
|
|
|
* @dma_addr: DMA address of current position
|
|
|
|
* @in_len: Remaining length in current SKB fragment
|
|
|
|
* @unmap_len: Length of SKB fragment
|
|
|
|
* @unmap_addr: DMA address of SKB fragment
|
2012-05-18 02:52:20 +07:00
|
|
|
* @dma_flags: TX buffer flags for DMA mapping - %EFX_TX_BUF_MAP_SINGLE or 0
|
2009-11-29 22:16:05 +07:00
|
|
|
* @protocol: Network protocol (after any VLAN header)
|
2012-06-22 08:44:01 +07:00
|
|
|
* @ip_off: Offset of IP header
|
|
|
|
* @tcp_off: Offset of TCP header
|
2008-09-01 18:47:02 +07:00
|
|
|
* @header_len: Number of bytes of header
|
2012-06-20 02:03:41 +07:00
|
|
|
* @ip_base_len: IPv4 tot_len or IPv6 payload_len, before TCP payload
|
2008-05-07 18:51:12 +07:00
|
|
|
*
|
|
|
|
* The state used during segmentation. It is put into this data structure
|
|
|
|
* just to make it easy to pass into inline functions.
|
|
|
|
*/
|
|
|
|
struct tso_state {
|
2008-09-01 18:47:02 +07:00
|
|
|
/* Output position */
|
|
|
|
unsigned out_len;
|
2008-05-07 18:51:12 +07:00
|
|
|
unsigned seqnum;
|
2008-09-01 18:47:02 +07:00
|
|
|
unsigned ipv4_id;
|
2008-05-07 18:51:12 +07:00
|
|
|
unsigned packet_space;
|
|
|
|
|
2008-09-01 18:47:02 +07:00
|
|
|
/* Input position */
|
|
|
|
dma_addr_t dma_addr;
|
|
|
|
unsigned in_len;
|
|
|
|
unsigned unmap_len;
|
|
|
|
dma_addr_t unmap_addr;
|
2012-05-18 02:52:20 +07:00
|
|
|
unsigned short dma_flags;
|
2008-09-01 18:47:02 +07:00
|
|
|
|
2009-11-29 22:16:05 +07:00
|
|
|
__be16 protocol;
|
2012-06-22 08:44:01 +07:00
|
|
|
unsigned int ip_off;
|
|
|
|
unsigned int tcp_off;
|
2008-09-01 18:47:02 +07:00
|
|
|
unsigned header_len;
|
2012-06-20 02:03:41 +07:00
|
|
|
unsigned int ip_base_len;
|
2008-05-07 18:51:12 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Verify that our various assumptions about sk_buffs and the conditions
|
2009-11-29 22:16:05 +07:00
|
|
|
* under which TSO will be attempted hold true. Return the protocol number.
|
2008-05-07 18:51:12 +07:00
|
|
|
*/
|
2009-11-29 22:16:05 +07:00
|
|
|
static __be16 efx_tso_check_protocol(struct sk_buff *skb)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
2008-09-01 18:48:23 +07:00
|
|
|
__be16 protocol = skb->protocol;
|
|
|
|
|
2008-05-07 18:51:12 +07:00
|
|
|
EFX_BUG_ON_PARANOID(((struct ethhdr *)skb->data)->h_proto !=
|
2008-09-01 18:48:23 +07:00
|
|
|
protocol);
|
|
|
|
if (protocol == htons(ETH_P_8021Q)) {
|
|
|
|
struct vlan_ethhdr *veh = (struct vlan_ethhdr *)skb->data;
|
|
|
|
protocol = veh->h_vlan_encapsulated_proto;
|
|
|
|
}
|
|
|
|
|
2009-11-29 22:16:05 +07:00
|
|
|
if (protocol == htons(ETH_P_IP)) {
|
|
|
|
EFX_BUG_ON_PARANOID(ip_hdr(skb)->protocol != IPPROTO_TCP);
|
|
|
|
} else {
|
|
|
|
EFX_BUG_ON_PARANOID(protocol != htons(ETH_P_IPV6));
|
|
|
|
EFX_BUG_ON_PARANOID(ipv6_hdr(skb)->nexthdr != NEXTHDR_TCP);
|
|
|
|
}
|
2008-05-07 18:51:12 +07:00
|
|
|
EFX_BUG_ON_PARANOID((PTR_DIFF(tcp_hdr(skb), skb->data)
|
|
|
|
+ (tcp_hdr(skb)->doff << 2u)) >
|
|
|
|
skb_headlen(skb));
|
2009-11-29 22:16:05 +07:00
|
|
|
|
|
|
|
return protocol;
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
static u8 *efx_tsoh_get_buffer(struct efx_tx_queue *tx_queue,
|
|
|
|
struct efx_tx_buffer *buffer, unsigned int len)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
2012-05-18 00:40:54 +07:00
|
|
|
u8 *result;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
EFX_BUG_ON_PARANOID(buffer->len);
|
|
|
|
EFX_BUG_ON_PARANOID(buffer->flags);
|
|
|
|
EFX_BUG_ON_PARANOID(buffer->unmap_len);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
if (likely(len <= TSOH_STD_SIZE - TSOH_OFFSET)) {
|
|
|
|
unsigned index =
|
|
|
|
(tx_queue->insert_count & tx_queue->ptr_mask) / 2;
|
|
|
|
struct efx_buffer *page_buf =
|
|
|
|
&tx_queue->tsoh_page[index / TSOH_PER_PAGE];
|
|
|
|
unsigned offset =
|
|
|
|
TSOH_STD_SIZE * (index % TSOH_PER_PAGE) + TSOH_OFFSET;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
if (unlikely(!page_buf->addr) &&
|
|
|
|
efx_nic_alloc_buffer(tx_queue->efx, page_buf, PAGE_SIZE))
|
|
|
|
return NULL;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
result = (u8 *)page_buf->addr + offset;
|
|
|
|
buffer->dma_addr = page_buf->dma_addr + offset;
|
|
|
|
buffer->flags = EFX_TX_BUF_CONT;
|
|
|
|
} else {
|
|
|
|
tx_queue->tso_long_headers++;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
buffer->heap_buf = kmalloc(TSOH_OFFSET + len, GFP_ATOMIC);
|
|
|
|
if (unlikely(!buffer->heap_buf))
|
|
|
|
return NULL;
|
|
|
|
result = (u8 *)buffer->heap_buf + TSOH_OFFSET;
|
|
|
|
buffer->flags = EFX_TX_BUF_CONT | EFX_TX_BUF_HEAP;
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
buffer->len = len;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
return result;
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* efx_tx_queue_insert - push descriptors onto the TX queue
|
|
|
|
* @tx_queue: Efx TX queue
|
|
|
|
* @dma_addr: DMA address of fragment
|
|
|
|
* @len: Length of fragment
|
2008-09-01 18:46:40 +07:00
|
|
|
* @final_buffer: The final buffer inserted into the queue
|
2008-05-07 18:51:12 +07:00
|
|
|
*
|
2012-05-22 07:27:58 +07:00
|
|
|
* Push descriptors onto the TX queue.
|
2008-05-07 18:51:12 +07:00
|
|
|
*/
|
2012-05-22 07:27:58 +07:00
|
|
|
static void efx_tx_queue_insert(struct efx_tx_queue *tx_queue,
|
|
|
|
dma_addr_t dma_addr, unsigned len,
|
|
|
|
struct efx_tx_buffer **final_buffer)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
|
|
|
struct efx_tx_buffer *buffer;
|
|
|
|
struct efx_nic *efx = tx_queue->efx;
|
2012-05-22 07:27:58 +07:00
|
|
|
unsigned dma_len, insert_ptr;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
EFX_BUG_ON_PARANOID(len <= 0);
|
|
|
|
|
|
|
|
while (1) {
|
2010-09-10 13:42:22 +07:00
|
|
|
insert_ptr = tx_queue->insert_count & tx_queue->ptr_mask;
|
2008-05-07 18:51:12 +07:00
|
|
|
buffer = &tx_queue->buffer[insert_ptr];
|
|
|
|
++tx_queue->insert_count;
|
|
|
|
|
|
|
|
EFX_BUG_ON_PARANOID(tx_queue->insert_count -
|
2010-09-10 13:42:22 +07:00
|
|
|
tx_queue->read_count >=
|
|
|
|
efx->txq_entries);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
EFX_BUG_ON_PARANOID(buffer->len);
|
|
|
|
EFX_BUG_ON_PARANOID(buffer->unmap_len);
|
2012-05-18 02:52:20 +07:00
|
|
|
EFX_BUG_ON_PARANOID(buffer->flags);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
buffer->dma_addr = dma_addr;
|
|
|
|
|
2009-10-23 15:31:20 +07:00
|
|
|
dma_len = efx_max_tx_len(efx, dma_addr);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
/* If there is enough space to send then do so */
|
|
|
|
if (dma_len >= len)
|
|
|
|
break;
|
|
|
|
|
2012-05-18 02:52:20 +07:00
|
|
|
buffer->len = dma_len;
|
|
|
|
buffer->flags = EFX_TX_BUF_CONT;
|
2008-05-07 18:51:12 +07:00
|
|
|
dma_addr += dma_len;
|
|
|
|
len -= dma_len;
|
|
|
|
}
|
|
|
|
|
|
|
|
EFX_BUG_ON_PARANOID(!len);
|
|
|
|
buffer->len = len;
|
2008-09-01 18:46:40 +07:00
|
|
|
*final_buffer = buffer;
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Put a TSO header into the TX queue.
|
|
|
|
*
|
|
|
|
* This is special-cased because we know that it is small enough to fit in
|
|
|
|
* a single fragment, and we know it doesn't cross a page boundary. It
|
|
|
|
* also allows us to not worry about end-of-packet etc.
|
|
|
|
*/
|
2012-05-18 00:40:54 +07:00
|
|
|
static int efx_tso_put_header(struct efx_tx_queue *tx_queue,
|
|
|
|
struct efx_tx_buffer *buffer, u8 *header)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
2012-05-18 00:40:54 +07:00
|
|
|
if (unlikely(buffer->flags & EFX_TX_BUF_HEAP)) {
|
|
|
|
buffer->dma_addr = dma_map_single(&tx_queue->efx->pci_dev->dev,
|
|
|
|
header, buffer->len,
|
|
|
|
DMA_TO_DEVICE);
|
|
|
|
if (unlikely(dma_mapping_error(&tx_queue->efx->pci_dev->dev,
|
|
|
|
buffer->dma_addr))) {
|
|
|
|
kfree(buffer->heap_buf);
|
|
|
|
buffer->len = 0;
|
|
|
|
buffer->flags = 0;
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
buffer->unmap_len = buffer->len;
|
|
|
|
buffer->flags |= EFX_TX_BUF_MAP_SINGLE;
|
|
|
|
}
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
++tx_queue->insert_count;
|
2012-05-18 00:40:54 +07:00
|
|
|
return 0;
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
/* Remove buffers put into a tx_queue. None of the buffers must have
|
|
|
|
* an skb attached.
|
|
|
|
*/
|
2008-05-07 18:51:12 +07:00
|
|
|
static void efx_enqueue_unwind(struct efx_tx_queue *tx_queue)
|
|
|
|
{
|
|
|
|
struct efx_tx_buffer *buffer;
|
|
|
|
|
|
|
|
/* Work backwards until we hit the original insert pointer value */
|
|
|
|
while (tx_queue->insert_count != tx_queue->write_count) {
|
|
|
|
--tx_queue->insert_count;
|
|
|
|
buffer = &tx_queue->buffer[tx_queue->insert_count &
|
2010-09-10 13:42:22 +07:00
|
|
|
tx_queue->ptr_mask];
|
2012-05-18 00:40:54 +07:00
|
|
|
efx_dequeue_buffer(tx_queue, buffer, NULL, NULL);
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* Parse the SKB header and initialise state. */
|
2008-09-01 18:47:12 +07:00
|
|
|
static void tso_start(struct tso_state *st, const struct sk_buff *skb)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
2012-06-22 08:44:01 +07:00
|
|
|
st->ip_off = skb_network_header(skb) - skb->data;
|
|
|
|
st->tcp_off = skb_transport_header(skb) - skb->data;
|
|
|
|
st->header_len = st->tcp_off + (tcp_hdr(skb)->doff << 2u);
|
2012-06-20 02:03:41 +07:00
|
|
|
if (st->protocol == htons(ETH_P_IP)) {
|
2012-06-22 08:44:01 +07:00
|
|
|
st->ip_base_len = st->header_len - st->ip_off;
|
2009-11-29 22:16:05 +07:00
|
|
|
st->ipv4_id = ntohs(ip_hdr(skb)->id);
|
2012-06-20 02:03:41 +07:00
|
|
|
} else {
|
2012-06-22 08:44:01 +07:00
|
|
|
st->ip_base_len = st->header_len - st->tcp_off;
|
2009-11-29 22:16:05 +07:00
|
|
|
st->ipv4_id = 0;
|
2012-06-20 02:03:41 +07:00
|
|
|
}
|
2008-05-07 18:51:12 +07:00
|
|
|
st->seqnum = ntohl(tcp_hdr(skb)->seq);
|
|
|
|
|
|
|
|
EFX_BUG_ON_PARANOID(tcp_hdr(skb)->urg);
|
|
|
|
EFX_BUG_ON_PARANOID(tcp_hdr(skb)->syn);
|
|
|
|
EFX_BUG_ON_PARANOID(tcp_hdr(skb)->rst);
|
|
|
|
|
2008-09-01 18:47:02 +07:00
|
|
|
st->out_len = skb->len - st->header_len;
|
|
|
|
st->unmap_len = 0;
|
2012-05-18 02:52:20 +07:00
|
|
|
st->dma_flags = 0;
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|
|
|
|
|
2008-09-01 18:47:12 +07:00
|
|
|
static int tso_get_fragment(struct tso_state *st, struct efx_nic *efx,
|
|
|
|
skb_frag_t *frag)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
2011-09-22 04:53:16 +07:00
|
|
|
st->unmap_addr = skb_frag_dma_map(&efx->pci_dev->dev, frag, 0,
|
2011-10-19 04:00:24 +07:00
|
|
|
skb_frag_size(frag), DMA_TO_DEVICE);
|
2011-10-06 17:10:48 +07:00
|
|
|
if (likely(!dma_mapping_error(&efx->pci_dev->dev, st->unmap_addr))) {
|
2012-05-18 02:52:20 +07:00
|
|
|
st->dma_flags = 0;
|
2011-10-19 04:00:24 +07:00
|
|
|
st->unmap_len = skb_frag_size(frag);
|
|
|
|
st->in_len = skb_frag_size(frag);
|
2008-09-01 18:47:02 +07:00
|
|
|
st->dma_addr = st->unmap_addr;
|
2008-09-01 18:46:40 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
2008-09-01 18:47:12 +07:00
|
|
|
static int tso_get_head_fragment(struct tso_state *st, struct efx_nic *efx,
|
|
|
|
const struct sk_buff *skb)
|
2008-09-01 18:46:40 +07:00
|
|
|
{
|
2008-09-01 18:47:02 +07:00
|
|
|
int hl = st->header_len;
|
2008-09-01 18:46:40 +07:00
|
|
|
int len = skb_headlen(skb) - hl;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-17 23:46:55 +07:00
|
|
|
st->unmap_addr = dma_map_single(&efx->pci_dev->dev, skb->data + hl,
|
|
|
|
len, DMA_TO_DEVICE);
|
|
|
|
if (likely(!dma_mapping_error(&efx->pci_dev->dev, st->unmap_addr))) {
|
2012-05-18 02:52:20 +07:00
|
|
|
st->dma_flags = EFX_TX_BUF_MAP_SINGLE;
|
2008-09-01 18:47:02 +07:00
|
|
|
st->unmap_len = len;
|
|
|
|
st->in_len = len;
|
|
|
|
st->dma_addr = st->unmap_addr;
|
2008-05-07 18:51:12 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* tso_fill_packet_with_fragment - form descriptors for the current fragment
|
|
|
|
* @tx_queue: Efx TX queue
|
|
|
|
* @skb: Socket buffer
|
|
|
|
* @st: TSO state
|
|
|
|
*
|
|
|
|
* Form descriptors for the current fragment, until we reach the end
|
2012-05-22 07:27:58 +07:00
|
|
|
* of fragment or end-of-packet.
|
2008-05-07 18:51:12 +07:00
|
|
|
*/
|
2012-05-22 07:27:58 +07:00
|
|
|
static void tso_fill_packet_with_fragment(struct efx_tx_queue *tx_queue,
|
|
|
|
const struct sk_buff *skb,
|
|
|
|
struct tso_state *st)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
2008-09-01 18:46:40 +07:00
|
|
|
struct efx_tx_buffer *buffer;
|
2012-05-22 07:27:58 +07:00
|
|
|
int n;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2008-09-01 18:47:02 +07:00
|
|
|
if (st->in_len == 0)
|
2012-05-22 07:27:58 +07:00
|
|
|
return;
|
2008-05-07 18:51:12 +07:00
|
|
|
if (st->packet_space == 0)
|
2012-05-22 07:27:58 +07:00
|
|
|
return;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2008-09-01 18:47:02 +07:00
|
|
|
EFX_BUG_ON_PARANOID(st->in_len <= 0);
|
2008-05-07 18:51:12 +07:00
|
|
|
EFX_BUG_ON_PARANOID(st->packet_space <= 0);
|
|
|
|
|
2008-09-01 18:47:02 +07:00
|
|
|
n = min(st->in_len, st->packet_space);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
st->packet_space -= n;
|
2008-09-01 18:47:02 +07:00
|
|
|
st->out_len -= n;
|
|
|
|
st->in_len -= n;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-22 07:27:58 +07:00
|
|
|
efx_tx_queue_insert(tx_queue, st->dma_addr, n, &buffer);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-22 07:27:58 +07:00
|
|
|
if (st->out_len == 0) {
|
|
|
|
/* Transfer ownership of the skb */
|
|
|
|
buffer->skb = skb;
|
|
|
|
buffer->flags = EFX_TX_BUF_SKB;
|
|
|
|
} else if (st->packet_space != 0) {
|
|
|
|
buffer->flags = EFX_TX_BUF_CONT;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (st->in_len == 0) {
|
|
|
|
/* Transfer ownership of the DMA mapping */
|
|
|
|
buffer->unmap_len = st->unmap_len;
|
|
|
|
buffer->flags |= st->dma_flags;
|
|
|
|
st->unmap_len = 0;
|
2008-09-01 18:46:40 +07:00
|
|
|
}
|
|
|
|
|
2008-09-01 18:47:02 +07:00
|
|
|
st->dma_addr += n;
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* tso_start_new_packet - generate a new header and prepare for the new packet
|
|
|
|
* @tx_queue: Efx TX queue
|
|
|
|
* @skb: Socket buffer
|
|
|
|
* @st: TSO state
|
|
|
|
*
|
|
|
|
* Generate a new header and prepare for the new packet. Return 0 on
|
2012-05-18 00:40:54 +07:00
|
|
|
* success, or -%ENOMEM if failed to alloc header.
|
2008-05-07 18:51:12 +07:00
|
|
|
*/
|
2008-09-01 18:47:12 +07:00
|
|
|
static int tso_start_new_packet(struct efx_tx_queue *tx_queue,
|
|
|
|
const struct sk_buff *skb,
|
|
|
|
struct tso_state *st)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
2012-05-18 00:40:54 +07:00
|
|
|
struct efx_tx_buffer *buffer =
|
|
|
|
&tx_queue->buffer[tx_queue->insert_count & tx_queue->ptr_mask];
|
2008-05-07 18:51:12 +07:00
|
|
|
struct tcphdr *tsoh_th;
|
|
|
|
unsigned ip_length;
|
|
|
|
u8 *header;
|
2012-05-18 00:40:54 +07:00
|
|
|
int rc;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
/* Allocate and insert a DMA-mapped header buffer. */
|
|
|
|
header = efx_tsoh_get_buffer(tx_queue, buffer, st->header_len);
|
|
|
|
if (!header)
|
|
|
|
return -ENOMEM;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-06-22 08:44:01 +07:00
|
|
|
tsoh_th = (struct tcphdr *)(header + st->tcp_off);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
/* Copy and update the headers. */
|
2008-09-01 18:47:02 +07:00
|
|
|
memcpy(header, skb->data, st->header_len);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
tsoh_th->seq = htonl(st->seqnum);
|
|
|
|
st->seqnum += skb_shinfo(skb)->gso_size;
|
2008-09-01 18:47:02 +07:00
|
|
|
if (st->out_len > skb_shinfo(skb)->gso_size) {
|
2008-05-07 18:51:12 +07:00
|
|
|
/* This packet will not finish the TSO burst. */
|
2012-06-20 02:03:41 +07:00
|
|
|
st->packet_space = skb_shinfo(skb)->gso_size;
|
2008-05-07 18:51:12 +07:00
|
|
|
tsoh_th->fin = 0;
|
|
|
|
tsoh_th->psh = 0;
|
|
|
|
} else {
|
|
|
|
/* This packet will be the last in the TSO burst. */
|
2012-06-20 02:03:41 +07:00
|
|
|
st->packet_space = st->out_len;
|
2008-05-07 18:51:12 +07:00
|
|
|
tsoh_th->fin = tcp_hdr(skb)->fin;
|
|
|
|
tsoh_th->psh = tcp_hdr(skb)->psh;
|
|
|
|
}
|
2012-06-20 02:03:41 +07:00
|
|
|
ip_length = st->ip_base_len + st->packet_space;
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2009-11-29 22:16:05 +07:00
|
|
|
if (st->protocol == htons(ETH_P_IP)) {
|
2012-06-22 08:44:01 +07:00
|
|
|
struct iphdr *tsoh_iph = (struct iphdr *)(header + st->ip_off);
|
2009-11-29 22:16:05 +07:00
|
|
|
|
|
|
|
tsoh_iph->tot_len = htons(ip_length);
|
|
|
|
|
|
|
|
/* Linux leaves suitable gaps in the IP ID space for us to fill. */
|
|
|
|
tsoh_iph->id = htons(st->ipv4_id);
|
|
|
|
st->ipv4_id++;
|
|
|
|
} else {
|
|
|
|
struct ipv6hdr *tsoh_iph =
|
2012-06-22 08:44:01 +07:00
|
|
|
(struct ipv6hdr *)(header + st->ip_off);
|
2009-11-29 22:16:05 +07:00
|
|
|
|
2012-06-20 02:03:41 +07:00
|
|
|
tsoh_iph->payload_len = htons(ip_length);
|
2009-11-29 22:16:05 +07:00
|
|
|
}
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-18 00:40:54 +07:00
|
|
|
rc = efx_tso_put_header(tx_queue, buffer, header);
|
|
|
|
if (unlikely(rc))
|
|
|
|
return rc;
|
|
|
|
|
2008-05-07 18:51:12 +07:00
|
|
|
++tx_queue->tso_packets;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* efx_enqueue_skb_tso - segment and transmit a TSO socket buffer
|
|
|
|
* @tx_queue: Efx TX queue
|
|
|
|
* @skb: Socket buffer
|
|
|
|
*
|
|
|
|
* Context: You must hold netif_tx_lock() to call this function.
|
|
|
|
*
|
|
|
|
* Add socket buffer @skb to @tx_queue, doing TSO or return != 0 if
|
|
|
|
* @skb was not enqueued. In all cases @skb is consumed. Return
|
2012-05-22 07:27:58 +07:00
|
|
|
* %NETDEV_TX_OK.
|
2008-05-07 18:51:12 +07:00
|
|
|
*/
|
|
|
|
static int efx_enqueue_skb_tso(struct efx_tx_queue *tx_queue,
|
2008-09-01 18:48:23 +07:00
|
|
|
struct sk_buff *skb)
|
2008-05-07 18:51:12 +07:00
|
|
|
{
|
2008-09-01 18:46:40 +07:00
|
|
|
struct efx_nic *efx = tx_queue->efx;
|
2012-05-22 07:27:58 +07:00
|
|
|
int frag_i, rc;
|
2008-05-07 18:51:12 +07:00
|
|
|
struct tso_state state;
|
|
|
|
|
2009-11-29 22:16:05 +07:00
|
|
|
/* Find the packet protocol and sanity-check it */
|
|
|
|
state.protocol = efx_tso_check_protocol(skb);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
EFX_BUG_ON_PARANOID(tx_queue->write_count != tx_queue->insert_count);
|
|
|
|
|
|
|
|
tso_start(&state, skb);
|
|
|
|
|
|
|
|
/* Assume that skb header area contains exactly the headers, and
|
|
|
|
* all payload is in the frag list.
|
|
|
|
*/
|
2008-09-01 18:47:02 +07:00
|
|
|
if (skb_headlen(skb) == state.header_len) {
|
2008-05-07 18:51:12 +07:00
|
|
|
/* Grab the first payload fragment. */
|
|
|
|
EFX_BUG_ON_PARANOID(skb_shinfo(skb)->nr_frags < 1);
|
|
|
|
frag_i = 0;
|
2008-09-01 18:46:40 +07:00
|
|
|
rc = tso_get_fragment(&state, efx,
|
|
|
|
skb_shinfo(skb)->frags + frag_i);
|
2008-05-07 18:51:12 +07:00
|
|
|
if (rc)
|
|
|
|
goto mem_err;
|
|
|
|
} else {
|
2008-09-01 18:46:40 +07:00
|
|
|
rc = tso_get_head_fragment(&state, efx, skb);
|
2008-05-07 18:51:12 +07:00
|
|
|
if (rc)
|
|
|
|
goto mem_err;
|
|
|
|
frag_i = -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (tso_start_new_packet(tx_queue, skb, &state) < 0)
|
|
|
|
goto mem_err;
|
|
|
|
|
|
|
|
while (1) {
|
2012-05-22 07:27:58 +07:00
|
|
|
tso_fill_packet_with_fragment(tx_queue, skb, &state);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
|
|
|
/* Move onto the next fragment? */
|
2008-09-01 18:47:02 +07:00
|
|
|
if (state.in_len == 0) {
|
2008-05-07 18:51:12 +07:00
|
|
|
if (++frag_i >= skb_shinfo(skb)->nr_frags)
|
|
|
|
/* End of payload reached. */
|
|
|
|
break;
|
2008-09-01 18:46:40 +07:00
|
|
|
rc = tso_get_fragment(&state, efx,
|
|
|
|
skb_shinfo(skb)->frags + frag_i);
|
2008-05-07 18:51:12 +07:00
|
|
|
if (rc)
|
|
|
|
goto mem_err;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Start at new packet? */
|
|
|
|
if (state.packet_space == 0 &&
|
|
|
|
tso_start_new_packet(tx_queue, skb, &state) < 0)
|
|
|
|
goto mem_err;
|
|
|
|
}
|
|
|
|
|
2011-12-01 05:12:27 +07:00
|
|
|
netdev_tx_sent_queue(tx_queue->core_txq, skb->len);
|
|
|
|
|
2008-05-07 18:51:12 +07:00
|
|
|
/* Pass off to hardware */
|
2009-11-29 10:43:56 +07:00
|
|
|
efx_nic_push_buffers(tx_queue);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2012-05-22 07:27:58 +07:00
|
|
|
efx_tx_maybe_stop_queue(tx_queue);
|
|
|
|
|
2008-05-07 18:51:12 +07:00
|
|
|
tx_queue->tso_bursts++;
|
|
|
|
return NETDEV_TX_OK;
|
|
|
|
|
|
|
|
mem_err:
|
2010-06-23 18:30:07 +07:00
|
|
|
netif_err(efx, tx_err, efx->net_dev,
|
2012-05-17 23:46:55 +07:00
|
|
|
"Out of memory for TSO headers, or DMA mapping error\n");
|
2009-11-23 23:06:47 +07:00
|
|
|
dev_kfree_skb_any(skb);
|
2008-05-07 18:51:12 +07:00
|
|
|
|
2008-09-01 18:46:36 +07:00
|
|
|
/* Free the DMA mapping we were in the process of writing out */
|
2008-09-01 18:47:02 +07:00
|
|
|
if (state.unmap_len) {
|
2012-05-18 02:52:20 +07:00
|
|
|
if (state.dma_flags & EFX_TX_BUF_MAP_SINGLE)
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_unmap_single(&efx->pci_dev->dev, state.unmap_addr,
|
|
|
|
state.unmap_len, DMA_TO_DEVICE);
|
2008-09-01 18:46:40 +07:00
|
|
|
else
|
2012-05-17 23:46:55 +07:00
|
|
|
dma_unmap_page(&efx->pci_dev->dev, state.unmap_addr,
|
|
|
|
state.unmap_len, DMA_TO_DEVICE);
|
2008-09-01 18:46:40 +07:00
|
|
|
}
|
2008-09-01 18:46:36 +07:00
|
|
|
|
2008-05-07 18:51:12 +07:00
|
|
|
efx_enqueue_unwind(tx_queue);
|
2012-05-22 07:27:58 +07:00
|
|
|
return NETDEV_TX_OK;
|
2008-05-07 18:51:12 +07:00
|
|
|
}
|