2019-05-28 23:57:07 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mach-integrator/integrator_cp.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2003 Deep Blue Solutions Ltd
|
|
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
2009-09-22 20:29:36 +07:00
|
|
|
#include <linux/amba/mmci.h>
|
2008-09-06 18:10:45 +07:00
|
|
|
#include <linux/io.h>
|
2014-05-30 04:44:27 +07:00
|
|
|
#include <linux/irqchip.h>
|
2012-09-06 15:08:24 +07:00
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/of_address.h>
|
2012-09-06 15:08:47 +07:00
|
|
|
#include <linux/of_platform.h>
|
2014-02-14 03:35:07 +07:00
|
|
|
#include <linux/sched_clock.h>
|
2016-08-30 17:23:55 +07:00
|
|
|
#include <linux/regmap.h>
|
|
|
|
#include <linux/mfd/syscon.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
#include <asm/mach/arch.h>
|
|
|
|
#include <asm/mach/map.h>
|
|
|
|
|
2014-02-14 03:26:24 +07:00
|
|
|
#include "hardware.h"
|
2013-06-16 07:44:27 +07:00
|
|
|
#include "cm.h"
|
2010-05-23 00:18:57 +07:00
|
|
|
#include "common.h"
|
|
|
|
|
2016-08-30 17:23:55 +07:00
|
|
|
/* Base address to the core module header */
|
|
|
|
static struct regmap *cm_map;
|
2012-11-05 03:03:02 +07:00
|
|
|
/* Base address to the CP controller */
|
|
|
|
static void __iomem *intcp_con_base;
|
|
|
|
|
2016-08-30 17:23:55 +07:00
|
|
|
#define CM_COUNTER_OFFSET 0x28
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* Logical Physical
|
|
|
|
* f1400000 14000000 Interrupt controller
|
|
|
|
* f1600000 16000000 UART 0
|
2010-01-18 02:59:58 +07:00
|
|
|
* fca00000 ca000000 SIC
|
2005-04-17 05:20:36 +07:00
|
|
|
*/
|
|
|
|
|
2013-02-14 19:50:57 +07:00
|
|
|
static struct map_desc intcp_io_desc[] __initdata __maybe_unused = {
|
2005-10-28 21:19:10 +07:00
|
|
|
{
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
|
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}, {
|
2010-01-18 02:59:58 +07:00
|
|
|
.virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
|
|
|
|
.pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
|
2005-10-28 21:19:10 +07:00
|
|
|
.length = SZ_4K,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static void __init intcp_map_io(void)
|
|
|
|
{
|
|
|
|
iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* It seems that the card insertion interrupt remains active after
|
|
|
|
* we've acknowledged it. We therefore ignore the interrupt, and
|
|
|
|
* rely on reading it from the SIC. This also means that we must
|
|
|
|
* clear the latched interrupt.
|
|
|
|
*/
|
|
|
|
static unsigned int mmc_status(struct device *dev)
|
|
|
|
{
|
2012-09-15 03:16:39 +07:00
|
|
|
unsigned int status = readl(__io_address(0xca000000 + 4));
|
2012-11-05 03:03:02 +07:00
|
|
|
writel(8, intcp_con_base + 8);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
return status & 8;
|
|
|
|
}
|
|
|
|
|
2009-09-22 20:29:36 +07:00
|
|
|
static struct mmci_platform_data mmc_data = {
|
2005-04-17 05:20:36 +07:00
|
|
|
.ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
|
|
|
|
.status = mmc_status,
|
|
|
|
};
|
|
|
|
|
2014-02-14 03:35:07 +07:00
|
|
|
static u64 notrace intcp_read_sched_clock(void)
|
|
|
|
{
|
2016-08-30 17:23:55 +07:00
|
|
|
unsigned int val;
|
|
|
|
|
|
|
|
/* MMIO so discard return code */
|
|
|
|
regmap_read(cm_map, CM_COUNTER_OFFSET, &val);
|
|
|
|
return val;
|
2014-02-14 03:35:07 +07:00
|
|
|
}
|
|
|
|
|
2011-01-11 20:00:04 +07:00
|
|
|
static void __init intcp_init_early(void)
|
|
|
|
{
|
2016-08-30 17:23:55 +07:00
|
|
|
cm_map = syscon_regmap_lookup_by_compatible("arm,core-module-integrator");
|
|
|
|
if (IS_ERR(cm_map))
|
|
|
|
return;
|
2014-02-14 03:35:07 +07:00
|
|
|
sched_clock_register(intcp_read_sched_clock, 32, 24000000);
|
2011-01-11 20:00:04 +07:00
|
|
|
}
|
|
|
|
|
2012-09-06 15:08:24 +07:00
|
|
|
static void __init intcp_init_irq_of(void)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2013-06-16 07:44:27 +07:00
|
|
|
cm_init();
|
2014-05-30 04:44:27 +07:00
|
|
|
irqchip_init();
|
2012-09-06 15:08:24 +07:00
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-09-06 15:08:47 +07:00
|
|
|
/*
|
|
|
|
* For the Device Tree, add in the UART, MMC and CLCD specifics as AUXDATA
|
|
|
|
* and enforce the bus names since these are used for clock lookups.
|
|
|
|
*/
|
|
|
|
static struct of_dev_auxdata intcp_auxdata_lookup[] __initdata = {
|
|
|
|
OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_MMC_BASE,
|
|
|
|
"mmci", &mmc_data),
|
|
|
|
{ /* sentinel */ },
|
|
|
|
};
|
|
|
|
|
2013-10-10 23:24:58 +07:00
|
|
|
static const struct of_device_id intcp_syscon_match[] = {
|
|
|
|
{ .compatible = "arm,integrator-cp-syscon"},
|
|
|
|
{ },
|
|
|
|
};
|
|
|
|
|
2012-09-06 15:08:47 +07:00
|
|
|
static void __init intcp_init_of(void)
|
|
|
|
{
|
2012-11-02 07:20:43 +07:00
|
|
|
struct device_node *cpcon;
|
|
|
|
|
2014-06-24 19:08:07 +07:00
|
|
|
cpcon = of_find_matching_node(NULL, intcp_syscon_match);
|
2012-11-02 07:20:43 +07:00
|
|
|
if (!cpcon)
|
|
|
|
return;
|
|
|
|
|
|
|
|
intcp_con_base = of_iomap(cpcon, 0);
|
|
|
|
if (!intcp_con_base)
|
|
|
|
return;
|
|
|
|
|
2016-06-01 13:53:05 +07:00
|
|
|
of_platform_default_populate(NULL, intcp_auxdata_lookup, NULL);
|
2012-09-06 15:08:47 +07:00
|
|
|
}
|
|
|
|
|
2012-09-06 15:08:24 +07:00
|
|
|
static const char * intcp_dt_board_compat[] = {
|
|
|
|
"arm,integrator-cp",
|
|
|
|
NULL,
|
|
|
|
};
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2012-09-06 15:08:24 +07:00
|
|
|
DT_MACHINE_START(INTEGRATOR_CP_DT, "ARM Integrator/CP (Device Tree)")
|
|
|
|
.reserve = integrator_reserve,
|
|
|
|
.map_io = intcp_map_io,
|
|
|
|
.init_early = intcp_init_early,
|
|
|
|
.init_irq = intcp_init_irq_of,
|
2012-09-06 15:08:47 +07:00
|
|
|
.init_machine = intcp_init_of,
|
2012-09-06 15:08:24 +07:00
|
|
|
.dt_compat = intcp_dt_board_compat,
|
|
|
|
MACHINE_END
|