2015-04-21 03:55:21 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2014 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __AMDGPU_UVD_H__
|
|
|
|
#define __AMDGPU_UVD_H__
|
|
|
|
|
2017-01-02 22:07:33 +07:00
|
|
|
#define AMDGPU_DEFAULT_UVD_HANDLES 10
|
|
|
|
#define AMDGPU_MAX_UVD_HANDLES 40
|
|
|
|
#define AMDGPU_UVD_STACK_SIZE (200*1024)
|
|
|
|
#define AMDGPU_UVD_HEAP_SIZE (256*1024)
|
|
|
|
#define AMDGPU_UVD_SESSION_SIZE (50*1024)
|
|
|
|
#define AMDGPU_UVD_FIRMWARE_OFFSET 256
|
|
|
|
|
|
|
|
struct amdgpu_uvd {
|
|
|
|
struct amdgpu_bo *vcpu_bo;
|
|
|
|
void *cpu_addr;
|
|
|
|
uint64_t gpu_addr;
|
|
|
|
unsigned fw_version;
|
|
|
|
void *saved_bo;
|
|
|
|
unsigned max_handles;
|
|
|
|
atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
|
|
|
|
struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
|
|
|
|
struct delayed_work idle_work;
|
|
|
|
const struct firmware *fw; /* UVD firmware */
|
|
|
|
struct amdgpu_ring ring;
|
2017-01-10 23:23:23 +07:00
|
|
|
struct amdgpu_ring ring_enc[AMDGPU_MAX_UVD_ENC_RINGS];
|
2017-01-02 22:07:33 +07:00
|
|
|
struct amdgpu_irq_src irq;
|
|
|
|
bool address_64_bit;
|
|
|
|
bool use_ctx_buf;
|
|
|
|
struct amd_sched_entity entity;
|
2017-01-13 01:15:37 +07:00
|
|
|
struct amd_sched_entity entity_enc;
|
2017-01-02 22:07:33 +07:00
|
|
|
uint32_t srbm_soft_reset;
|
2017-01-10 23:23:23 +07:00
|
|
|
unsigned num_enc_rings;
|
2017-01-02 22:07:33 +07:00
|
|
|
};
|
|
|
|
|
2015-04-21 03:55:21 +07:00
|
|
|
int amdgpu_uvd_sw_init(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_uvd_sw_fini(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_uvd_suspend(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_uvd_resume(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
|
2016-10-25 19:00:45 +07:00
|
|
|
struct dma_fence **fence);
|
2015-04-21 03:55:21 +07:00
|
|
|
int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
|
2016-10-25 19:00:45 +07:00
|
|
|
bool direct, struct dma_fence **fence);
|
2015-04-21 03:55:21 +07:00
|
|
|
void amdgpu_uvd_free_handles(struct amdgpu_device *adev,
|
|
|
|
struct drm_file *filp);
|
|
|
|
int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx);
|
2016-07-20 19:11:26 +07:00
|
|
|
void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring);
|
|
|
|
void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring);
|
2016-07-06 02:07:17 +07:00
|
|
|
int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout);
|
2016-12-12 16:59:33 +07:00
|
|
|
uint32_t amdgpu_uvd_used_handles(struct amdgpu_device *adev);
|
2015-04-21 03:55:21 +07:00
|
|
|
|
|
|
|
#endif
|