2010-12-01 04:06:36 +07:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2002 ARM Ltd.
|
|
|
|
* All Rights Reserved
|
|
|
|
* Copyright (c) 2010, Code Aurora Forum. All rights reserved.
|
2014-01-22 06:14:10 +07:00
|
|
|
* Copyright (c) 2014 The Linux Foundation. All rights reserved.
|
2010-12-01 04:06:36 +07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/device.h>
|
2013-05-22 09:13:29 +07:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_address.h>
|
2010-12-01 04:06:36 +07:00
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
|
2012-01-20 18:01:12 +07:00
|
|
|
#include <asm/smp_plat.h>
|
2010-12-01 04:06:36 +07:00
|
|
|
|
|
|
|
#include "scm-boot.h"
|
|
|
|
|
2013-05-22 09:13:29 +07:00
|
|
|
#define VDD_SC1_ARRAY_CLAMP_GFS_CTL 0x35a0
|
|
|
|
#define SCSS_CPU1CORE_RESET 0x2d80
|
|
|
|
#define SCSS_DBG_STATUS_CORE_PWRDUP 0x2e64
|
2010-12-01 04:06:36 +07:00
|
|
|
|
2013-06-22 02:17:37 +07:00
|
|
|
extern void secondary_startup(void);
|
2010-12-01 04:06:36 +07:00
|
|
|
|
|
|
|
static DEFINE_SPINLOCK(boot_lock);
|
|
|
|
|
2014-02-01 02:48:29 +07:00
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
2014-02-05 04:38:45 +07:00
|
|
|
static void __ref qcom_cpu_die(unsigned int cpu)
|
2014-02-01 02:48:29 +07:00
|
|
|
{
|
|
|
|
wfi();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-02-05 04:38:45 +07:00
|
|
|
static void qcom_secondary_init(unsigned int cpu)
|
2010-12-01 04:06:36 +07:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Synchronise with the boot thread.
|
|
|
|
*/
|
|
|
|
spin_lock(&boot_lock);
|
|
|
|
spin_unlock(&boot_lock);
|
|
|
|
}
|
|
|
|
|
2013-05-22 09:13:29 +07:00
|
|
|
static int scss_release_secondary(unsigned int cpu)
|
2010-12-01 04:06:36 +07:00
|
|
|
{
|
2013-05-22 09:13:29 +07:00
|
|
|
struct device_node *node;
|
|
|
|
void __iomem *base;
|
|
|
|
|
|
|
|
node = of_find_compatible_node(NULL, NULL, "qcom,gcc-msm8660");
|
|
|
|
if (!node) {
|
|
|
|
pr_err("%s: can't find node\n", __func__);
|
|
|
|
return -ENXIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
base = of_iomap(node, 0);
|
|
|
|
of_node_put(node);
|
|
|
|
if (!base)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
writel_relaxed(0, base + VDD_SC1_ARRAY_CLAMP_GFS_CTL);
|
|
|
|
writel_relaxed(0, base + SCSS_CPU1CORE_RESET);
|
|
|
|
writel_relaxed(3, base + SCSS_DBG_STATUS_CORE_PWRDUP);
|
|
|
|
mb();
|
|
|
|
iounmap(base);
|
|
|
|
|
|
|
|
return 0;
|
2010-12-01 04:06:36 +07:00
|
|
|
}
|
|
|
|
|
2013-05-22 09:13:29 +07:00
|
|
|
static DEFINE_PER_CPU(int, cold_boot_done);
|
|
|
|
|
|
|
|
static int qcom_boot_secondary(unsigned int cpu, int (*func)(unsigned int))
|
2010-12-01 04:06:36 +07:00
|
|
|
{
|
2013-05-22 09:13:29 +07:00
|
|
|
int ret = 0;
|
2010-12-01 04:06:36 +07:00
|
|
|
|
2013-05-22 09:13:29 +07:00
|
|
|
if (!per_cpu(cold_boot_done, cpu)) {
|
|
|
|
ret = func(cpu);
|
|
|
|
if (!ret)
|
|
|
|
per_cpu(cold_boot_done, cpu) = true;
|
2010-12-01 04:06:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* set synchronisation state between this boot processor
|
|
|
|
* and the secondary one
|
|
|
|
*/
|
|
|
|
spin_lock(&boot_lock);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Send the secondary CPU a soft interrupt, thereby causing
|
|
|
|
* the boot monitor to read the system wide flags register,
|
|
|
|
* and branch to the address found there.
|
|
|
|
*/
|
2012-11-27 04:05:48 +07:00
|
|
|
arch_send_wakeup_ipi_mask(cpumask_of(cpu));
|
2010-12-01 04:06:36 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* now the secondary core is starting up let it run its
|
|
|
|
* calibrations, then wait for it to finish
|
|
|
|
*/
|
|
|
|
spin_unlock(&boot_lock);
|
|
|
|
|
2013-05-22 09:13:29 +07:00
|
|
|
return ret;
|
2010-12-01 04:06:36 +07:00
|
|
|
}
|
|
|
|
|
2013-05-22 09:13:29 +07:00
|
|
|
static int msm8660_boot_secondary(unsigned int cpu, struct task_struct *idle)
|
2010-12-01 04:06:36 +07:00
|
|
|
{
|
2013-05-22 09:13:29 +07:00
|
|
|
return qcom_boot_secondary(cpu, scss_release_secondary);
|
2010-12-01 04:06:36 +07:00
|
|
|
}
|
|
|
|
|
2014-02-05 04:38:45 +07:00
|
|
|
static void __init qcom_smp_prepare_cpus(unsigned int max_cpus)
|
2010-12-01 04:06:36 +07:00
|
|
|
{
|
2013-05-22 09:13:29 +07:00
|
|
|
int cpu, map;
|
|
|
|
unsigned int flags = 0;
|
|
|
|
static const int cold_boot_flags[] = {
|
|
|
|
0,
|
|
|
|
SCM_FLAG_COLDBOOT_CPU1,
|
|
|
|
};
|
|
|
|
|
|
|
|
for_each_present_cpu(cpu) {
|
|
|
|
map = cpu_logical_map(cpu);
|
|
|
|
if (WARN_ON(map >= ARRAY_SIZE(cold_boot_flags))) {
|
|
|
|
set_cpu_present(cpu, false);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
flags |= cold_boot_flags[map];
|
|
|
|
}
|
|
|
|
|
|
|
|
if (scm_set_boot_addr(virt_to_phys(secondary_startup), flags)) {
|
|
|
|
for_each_present_cpu(cpu) {
|
|
|
|
if (cpu == smp_processor_id())
|
|
|
|
continue;
|
|
|
|
set_cpu_present(cpu, false);
|
|
|
|
}
|
|
|
|
pr_warn("Failed to set CPU boot address, disabling SMP\n");
|
|
|
|
}
|
2010-12-01 04:06:36 +07:00
|
|
|
}
|
2011-09-08 19:15:22 +07:00
|
|
|
|
2013-05-22 09:13:29 +07:00
|
|
|
static struct smp_operations smp_msm8660_ops __initdata = {
|
2014-02-05 04:38:45 +07:00
|
|
|
.smp_prepare_cpus = qcom_smp_prepare_cpus,
|
|
|
|
.smp_secondary_init = qcom_secondary_init,
|
2013-05-22 09:13:29 +07:00
|
|
|
.smp_boot_secondary = msm8660_boot_secondary,
|
2011-09-08 19:15:22 +07:00
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
2014-02-05 04:38:45 +07:00
|
|
|
.cpu_die = qcom_cpu_die,
|
2011-09-08 19:15:22 +07:00
|
|
|
#endif
|
|
|
|
};
|
2013-05-22 09:13:29 +07:00
|
|
|
CPU_METHOD_OF_DECLARE(qcom_smp, "qcom,gcc-msm8660", &smp_msm8660_ops);
|