2019-06-03 12:44:50 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2016-11-04 01:34:34 +07:00
|
|
|
/*
|
|
|
|
* arch/arm64/include/asm/cpucaps.h
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016 ARM Ltd.
|
|
|
|
*/
|
|
|
|
#ifndef __ASM_CPUCAPS_H
|
|
|
|
#define __ASM_CPUCAPS_H
|
|
|
|
|
|
|
|
#define ARM64_WORKAROUND_CLEAN_CACHE 0
|
|
|
|
#define ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE 1
|
|
|
|
#define ARM64_WORKAROUND_845719 2
|
|
|
|
#define ARM64_HAS_SYSREG_GIC_CPUIF 3
|
|
|
|
#define ARM64_HAS_PAN 4
|
|
|
|
#define ARM64_HAS_LSE_ATOMICS 5
|
|
|
|
#define ARM64_WORKAROUND_CAVIUM_23154 6
|
|
|
|
#define ARM64_WORKAROUND_834220 7
|
|
|
|
#define ARM64_HAS_NO_HW_PREFETCH 8
|
|
|
|
#define ARM64_HAS_UAO 9
|
|
|
|
#define ARM64_ALT_PAN_NOT_UAO 10
|
|
|
|
#define ARM64_HAS_VIRT_HOST_EXTN 11
|
|
|
|
#define ARM64_WORKAROUND_CAVIUM_27456 12
|
|
|
|
#define ARM64_HAS_32BIT_EL0 13
|
2018-02-28 00:38:08 +07:00
|
|
|
#define ARM64_HARDEN_EL2_VECTORS 14
|
2018-09-19 17:41:21 +07:00
|
|
|
#define ARM64_HAS_CNP 15
|
2016-12-14 07:39:21 +07:00
|
|
|
#define ARM64_HAS_NO_FPSIMD 16
|
2017-02-01 00:50:19 +07:00
|
|
|
#define ARM64_WORKAROUND_REPEAT_TLBI 17
|
2017-02-09 03:08:37 +07:00
|
|
|
#define ARM64_WORKAROUND_QCOM_FALKOR_E1003 18
|
2017-03-21 00:18:06 +07:00
|
|
|
#define ARM64_WORKAROUND_858921 19
|
2017-06-09 18:49:48 +07:00
|
|
|
#define ARM64_WORKAROUND_CAVIUM_30115 20
|
2017-07-25 17:55:42 +07:00
|
|
|
#define ARM64_HAS_DCPOP 21
|
2017-10-31 22:51:19 +07:00
|
|
|
#define ARM64_SVE 22
|
2017-11-14 21:38:19 +07:00
|
|
|
#define ARM64_UNMAP_KERNEL_AT_EL0 23
|
2018-01-03 18:17:58 +07:00
|
|
|
#define ARM64_HARDEN_BRANCH_PREDICTOR 24
|
2018-04-10 17:36:42 +07:00
|
|
|
#define ARM64_HAS_RAS_EXTN 25
|
|
|
|
#define ARM64_WORKAROUND_843419 26
|
|
|
|
#define ARM64_HAS_CACHE_IDC 27
|
|
|
|
#define ARM64_HAS_CACHE_DIC 28
|
|
|
|
#define ARM64_HW_DBM 29
|
2018-05-29 19:11:08 +07:00
|
|
|
#define ARM64_SSBD 30
|
2018-07-05 05:07:46 +07:00
|
|
|
#define ARM64_MISMATCHED_CACHE_TYPE 31
|
2018-08-22 19:07:56 +07:00
|
|
|
#define ARM64_HAS_STAGE2_FWB 32
|
2018-08-27 18:02:43 +07:00
|
|
|
#define ARM64_HAS_CRC32 33
|
2018-06-15 17:37:34 +07:00
|
|
|
#define ARM64_SSBS 34
|
2019-05-23 17:24:50 +07:00
|
|
|
#define ARM64_WORKAROUND_1418040 35
|
2018-06-14 17:21:34 +07:00
|
|
|
#define ARM64_HAS_SB 36
|
2019-12-16 18:56:29 +07:00
|
|
|
#define ARM64_WORKAROUND_SPECULATIVE_AT_VHE 37
|
2018-12-08 01:39:24 +07:00
|
|
|
#define ARM64_HAS_ADDRESS_AUTH_ARCH 38
|
|
|
|
#define ARM64_HAS_ADDRESS_AUTH_IMP_DEF 39
|
2018-12-12 22:52:02 +07:00
|
|
|
#define ARM64_HAS_GENERIC_AUTH_ARCH 40
|
|
|
|
#define ARM64_HAS_GENERIC_AUTH_IMP_DEF 41
|
2019-01-31 21:58:42 +07:00
|
|
|
#define ARM64_HAS_IRQ_PRIO_MASKING 42
|
2019-04-09 16:52:45 +07:00
|
|
|
#define ARM64_HAS_DCPODP 43
|
2019-04-29 19:03:57 +07:00
|
|
|
#define ARM64_WORKAROUND_1463225 44
|
2019-02-07 23:01:21 +07:00
|
|
|
#define ARM64_WORKAROUND_CAVIUM_TX2_219_TVM 45
|
2019-04-09 22:22:24 +07:00
|
|
|
#define ARM64_WORKAROUND_CAVIUM_TX2_219_PRFM 46
|
2019-10-28 23:12:40 +07:00
|
|
|
#define ARM64_WORKAROUND_1542419 47
|
2019-12-16 18:56:30 +07:00
|
|
|
#define ARM64_WORKAROUND_SPECULATIVE_AT_NVHE 48
|
2019-12-10 01:12:14 +07:00
|
|
|
#define ARM64_HAS_E0PD 49
|
2020-01-22 18:38:53 +07:00
|
|
|
#define ARM64_HAS_RNG 50
|
2016-11-04 01:34:34 +07:00
|
|
|
|
2020-01-22 18:38:53 +07:00
|
|
|
#define ARM64_NCAPS 51
|
2016-11-04 01:34:34 +07:00
|
|
|
|
|
|
|
#endif /* __ASM_CPUCAPS_H */
|