2016-04-26 14:58:36 +07:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2016 Marvell Technology Group Ltd.
|
|
|
|
*
|
|
|
|
* This file is dual-licensed: you can use it either under the terms
|
|
|
|
* of the GPLv2 or the X11 license, at your option. Note that this dual
|
|
|
|
* licensing only applies to this file, and not this project as a
|
|
|
|
* whole.
|
|
|
|
*
|
|
|
|
* a) This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of the
|
|
|
|
* License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* Or, alternatively,
|
|
|
|
*
|
|
|
|
* b) Permission is hereby granted, free of charge, to any person
|
|
|
|
* obtaining a copy of this software and associated documentation
|
|
|
|
* files (the "Software"), to deal in the Software without
|
|
|
|
* restriction, including without limitation the rights to use,
|
|
|
|
* copy, modify, merge, publish, distribute, sublicense, and/or
|
|
|
|
* sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following
|
|
|
|
* conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be
|
|
|
|
* included in all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
|
|
|
|
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Device Tree file for Marvell Armada CP110 Master.
|
|
|
|
*/
|
|
|
|
|
2017-06-21 20:29:17 +07:00
|
|
|
#define ICU_GRP_NSR 0x0
|
|
|
|
|
2016-04-26 14:58:36 +07:00
|
|
|
/ {
|
|
|
|
cp110-master {
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
compatible = "simple-bus";
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupt-parent = <&cpm_icu>;
|
2016-04-26 14:58:36 +07:00
|
|
|
ranges;
|
|
|
|
|
2016-11-07 21:02:06 +07:00
|
|
|
config-space@f2000000 {
|
2016-04-26 14:58:36 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
ranges = <0x0 0x0 0xf2000000 0x2000000>;
|
|
|
|
|
2017-03-16 22:16:27 +07:00
|
|
|
cpm_ethernet: ethernet@0 {
|
|
|
|
compatible = "marvell,armada-7k-pp22";
|
|
|
|
reg = <0x0 0x100000>, <0x129000 0xb000>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 3>, <&cpm_clk 1 9>, <&cpm_clk 1 5>;
|
2017-03-16 22:16:27 +07:00
|
|
|
clock-names = "pp_clk", "gop_clk", "mg_clk";
|
|
|
|
status = "disabled";
|
|
|
|
dma-coherent;
|
|
|
|
|
|
|
|
cpm_eth0: eth0 {
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 39 IRQ_TYPE_LEVEL_HIGH>;
|
2017-03-16 22:16:27 +07:00
|
|
|
port-id = <0>;
|
|
|
|
gop-port-id = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_eth1: eth1 {
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 40 IRQ_TYPE_LEVEL_HIGH>;
|
2017-03-16 22:16:27 +07:00
|
|
|
port-id = <1>;
|
|
|
|
gop-port-id = <2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_eth2: eth2 {
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 41 IRQ_TYPE_LEVEL_HIGH>;
|
2017-03-16 22:16:27 +07:00
|
|
|
port-id = <2>;
|
|
|
|
gop-port-id = <3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_mdio: mdio@12a200 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "marvell,orion-mdio";
|
|
|
|
reg = <0x12a200 0x10>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 9>, <&cpm_clk 1 5>;
|
2017-06-08 17:04:55 +07:00
|
|
|
status = "disabled";
|
2017-03-16 22:16:27 +07:00
|
|
|
};
|
|
|
|
|
2017-06-15 21:43:26 +07:00
|
|
|
cpm_xmdio: mdio@12a600 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "marvell,xmdio";
|
|
|
|
reg = <0x12a600 0x10>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-06-21 20:29:17 +07:00
|
|
|
cpm_icu: interrupt-controller@1e0000 {
|
|
|
|
compatible = "marvell,cp110-icu";
|
|
|
|
reg = <0x1e0000 0x10>;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
|
|
|
msi-parent = <&gicp>;
|
|
|
|
};
|
|
|
|
|
2016-04-26 14:58:36 +07:00
|
|
|
cpm_syscon0: system-controller@440000 {
|
2017-06-01 21:55:42 +07:00
|
|
|
compatible = "syscon", "simple-mfd";
|
2016-04-26 14:58:36 +07:00
|
|
|
reg = <0x440000 0x1000>;
|
2017-06-01 21:55:42 +07:00
|
|
|
|
|
|
|
cpm_clk: clock {
|
|
|
|
compatible = "marvell,cp110-clock";
|
|
|
|
#clock-cells = <2>;
|
|
|
|
};
|
arm64: dts: marvell: add gpio support for Armada 7K/8K
Enable gpio support for CP and AP on the Marvell Armada 7K/8K SoCs.
The Armada 8K has two CP110 blocks, each having two GPIO controllers.
However, in each CP110 block, one of the GPIO controller cannot be
used: in the master CP110, only the second GPIO controller can be used,
while on the slave CP110, only the first GPIO controller can be used.
On the other side, the Armada 7K has only one CP110, but both its GPIO
controllers can be used.
For this reason, the GPIO controllers are marked as "disabled" in the
armada-cp110-master.dtsi and armada-cp110-slave.dtsi files, and only
enabled in the per-SoC dtsi files.
Signed-off-by: Gregory CLEMENT <gregory.clement@free-electrons.com>
2017-06-12 22:35:00 +07:00
|
|
|
|
|
|
|
cpm_gpio1: gpio@100 {
|
|
|
|
compatible = "marvell,armada-8k-gpio";
|
|
|
|
offset = <0x100>;
|
|
|
|
ngpios = <32>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-ranges = <&cpm_pinctrl 0 0 32>;
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_gpio2: gpio@140 {
|
|
|
|
compatible = "marvell,armada-8k-gpio";
|
|
|
|
offset = <0x140>;
|
|
|
|
ngpios = <31>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-ranges = <&cpm_pinctrl 0 32 31>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-04-26 14:58:36 +07:00
|
|
|
};
|
|
|
|
|
2017-02-21 00:38:50 +07:00
|
|
|
cpm_rtc: rtc@284000 {
|
|
|
|
compatible = "marvell,armada-8k-rtc";
|
|
|
|
reg = <0x284000 0x20>, <0x284080 0x24>;
|
|
|
|
reg-names = "rtc", "rtc-soc";
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 77 IRQ_TYPE_LEVEL_HIGH>;
|
2017-02-21 00:38:50 +07:00
|
|
|
};
|
|
|
|
|
2016-04-26 14:58:36 +07:00
|
|
|
cpm_sata0: sata@540000 {
|
2017-01-14 01:57:39 +07:00
|
|
|
compatible = "marvell,armada-8k-ahci",
|
|
|
|
"generic-ahci";
|
2016-04-26 14:58:36 +07:00
|
|
|
reg = <0x540000 0x30000>;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 107 IRQ_TYPE_LEVEL_HIGH>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 15>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_usb3_0: usb3@500000 {
|
|
|
|
compatible = "marvell,armada-8k-xhci",
|
|
|
|
"generic-xhci";
|
|
|
|
reg = <0x500000 0x4000>;
|
|
|
|
dma-coherent;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 106 IRQ_TYPE_LEVEL_HIGH>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 22>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_usb3_1: usb3@510000 {
|
|
|
|
compatible = "marvell,armada-8k-xhci",
|
|
|
|
"generic-xhci";
|
|
|
|
reg = <0x510000 0x4000>;
|
|
|
|
dma-coherent;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 105 IRQ_TYPE_LEVEL_HIGH>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 23>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-06-16 19:28:36 +07:00
|
|
|
cpm_xor0: xor@6a0000 {
|
|
|
|
compatible = "marvell,armada-7k-xor", "marvell,xor-v2";
|
|
|
|
reg = <0x6a0000 0x1000>,
|
|
|
|
<0x6b0000 0x1000>;
|
|
|
|
dma-coherent;
|
|
|
|
msi-parent = <&gic_v2m0>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 8>;
|
2016-06-16 19:28:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
cpm_xor1: xor@6c0000 {
|
|
|
|
compatible = "marvell,armada-7k-xor", "marvell,xor-v2";
|
|
|
|
reg = <0x6c0000 0x1000>,
|
|
|
|
<0x6d0000 0x1000>;
|
|
|
|
dma-coherent;
|
|
|
|
msi-parent = <&gic_v2m0>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 7>;
|
2016-06-16 19:28:36 +07:00
|
|
|
};
|
|
|
|
|
2016-04-26 14:58:36 +07:00
|
|
|
cpm_spi0: spi@700600 {
|
|
|
|
compatible = "marvell,armada-380-spi";
|
|
|
|
reg = <0x700600 0x50>;
|
|
|
|
#address-cells = <0x1>;
|
|
|
|
#size-cells = <0x0>;
|
|
|
|
cell-index = <1>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 21>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_spi1: spi@700680 {
|
|
|
|
compatible = "marvell,armada-380-spi";
|
|
|
|
reg = <0x700680 0x50>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
cell-index = <2>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 21>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_i2c0: i2c@701000 {
|
|
|
|
compatible = "marvell,mv78230-i2c";
|
|
|
|
reg = <0x701000 0x20>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 120 IRQ_TYPE_LEVEL_HIGH>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 21>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_i2c1: i2c@701100 {
|
|
|
|
compatible = "marvell,mv78230-i2c";
|
|
|
|
reg = <0x701100 0x20>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 121 IRQ_TYPE_LEVEL_HIGH>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 21>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2016-09-16 17:08:56 +07:00
|
|
|
|
|
|
|
cpm_trng: trng@760000 {
|
|
|
|
compatible = "marvell,armada-8k-rng", "inside-secure,safexcel-eip76";
|
|
|
|
reg = <0x760000 0x7d>;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 95 IRQ_TYPE_LEVEL_HIGH>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 25>;
|
2016-09-16 17:08:56 +07:00
|
|
|
status = "okay";
|
|
|
|
};
|
2017-03-30 22:23:04 +07:00
|
|
|
|
|
|
|
cpm_sdhci0: sdhci@780000 {
|
|
|
|
compatible = "marvell,armada-cp110-sdhci";
|
|
|
|
reg = <0x780000 0x300>;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 27 IRQ_TYPE_LEVEL_HIGH>;
|
2017-03-30 22:23:04 +07:00
|
|
|
clock-names = "core";
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 4>;
|
2017-03-30 22:23:04 +07:00
|
|
|
dma-coherent;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2017-03-29 19:44:29 +07:00
|
|
|
cpm_crypto: crypto@800000 {
|
|
|
|
compatible = "inside-secure,safexcel-eip197";
|
|
|
|
reg = <0x800000 0x200000>;
|
2017-06-23 19:29:17 +07:00
|
|
|
interrupts = <ICU_GRP_NSR 87 IRQ_TYPE_LEVEL_HIGH>,
|
2017-06-21 20:29:17 +07:00
|
|
|
<ICU_GRP_NSR 88 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<ICU_GRP_NSR 89 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<ICU_GRP_NSR 90 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<ICU_GRP_NSR 91 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<ICU_GRP_NSR 92 IRQ_TYPE_LEVEL_HIGH>;
|
2017-03-29 19:44:29 +07:00
|
|
|
interrupt-names = "mem", "ring0", "ring1",
|
|
|
|
"ring2", "ring3", "eip";
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 26>;
|
2017-07-19 16:04:26 +07:00
|
|
|
dma-coherent;
|
2017-03-29 19:44:29 +07:00
|
|
|
};
|
2016-04-26 14:58:36 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
cpm_pcie0: pcie@f2600000 {
|
|
|
|
compatible = "marvell,armada8k-pcie", "snps,dw-pcie";
|
|
|
|
reg = <0 0xf2600000 0 0x10000>,
|
|
|
|
<0 0xf6f00000 0 0x80000>;
|
|
|
|
reg-names = "ctrl", "config";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
device_type = "pci";
|
|
|
|
dma-coherent;
|
2016-09-01 22:41:24 +07:00
|
|
|
msi-parent = <&gic_v2m0>;
|
2016-04-26 14:58:36 +07:00
|
|
|
|
|
|
|
bus-range = <0 0xff>;
|
|
|
|
ranges =
|
|
|
|
/* downstream I/O */
|
|
|
|
<0x81000000 0 0xf9000000 0 0xf9000000 0 0x10000
|
|
|
|
/* non-prefetchable memory */
|
|
|
|
0x82000000 0 0xf6000000 0 0xf6000000 0 0xf00000>;
|
|
|
|
interrupt-map-mask = <0 0 0 0>;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupt-map = <0 0 0 0 &cpm_icu 0 ICU_GRP_NSR 22 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupts = <ICU_GRP_NSR 22 IRQ_TYPE_LEVEL_HIGH>;
|
2016-04-26 14:58:36 +07:00
|
|
|
num-lanes = <1>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 13>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_pcie1: pcie@f2620000 {
|
|
|
|
compatible = "marvell,armada8k-pcie", "snps,dw-pcie";
|
|
|
|
reg = <0 0xf2620000 0 0x10000>,
|
|
|
|
<0 0xf7f00000 0 0x80000>;
|
|
|
|
reg-names = "ctrl", "config";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
device_type = "pci";
|
|
|
|
dma-coherent;
|
2016-09-01 22:41:24 +07:00
|
|
|
msi-parent = <&gic_v2m0>;
|
2016-04-26 14:58:36 +07:00
|
|
|
|
|
|
|
bus-range = <0 0xff>;
|
|
|
|
ranges =
|
|
|
|
/* downstream I/O */
|
|
|
|
<0x81000000 0 0xf9010000 0 0xf9010000 0 0x10000
|
|
|
|
/* non-prefetchable memory */
|
|
|
|
0x82000000 0 0xf7000000 0 0xf7000000 0 0xf00000>;
|
|
|
|
interrupt-map-mask = <0 0 0 0>;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupt-map = <0 0 0 0 &cpm_icu 0 ICU_GRP_NSR 24 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupts = <ICU_GRP_NSR 24 IRQ_TYPE_LEVEL_HIGH>;
|
2016-04-26 14:58:36 +07:00
|
|
|
|
|
|
|
num-lanes = <1>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 11>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpm_pcie2: pcie@f2640000 {
|
|
|
|
compatible = "marvell,armada8k-pcie", "snps,dw-pcie";
|
|
|
|
reg = <0 0xf2640000 0 0x10000>,
|
|
|
|
<0 0xf8f00000 0 0x80000>;
|
|
|
|
reg-names = "ctrl", "config";
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
device_type = "pci";
|
|
|
|
dma-coherent;
|
2016-09-01 22:41:24 +07:00
|
|
|
msi-parent = <&gic_v2m0>;
|
2016-04-26 14:58:36 +07:00
|
|
|
|
|
|
|
bus-range = <0 0xff>;
|
|
|
|
ranges =
|
|
|
|
/* downstream I/O */
|
|
|
|
<0x81000000 0 0xf9020000 0 0xf9020000 0 0x10000
|
|
|
|
/* non-prefetchable memory */
|
|
|
|
0x82000000 0 0xf8000000 0 0xf8000000 0 0xf00000>;
|
|
|
|
interrupt-map-mask = <0 0 0 0>;
|
2017-06-21 20:29:17 +07:00
|
|
|
interrupt-map = <0 0 0 0 &cpm_icu 0 ICU_GRP_NSR 23 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupts = <ICU_GRP_NSR 23 IRQ_TYPE_LEVEL_HIGH>;
|
2016-04-26 14:58:36 +07:00
|
|
|
|
|
|
|
num-lanes = <1>;
|
2017-06-01 21:55:42 +07:00
|
|
|
clocks = <&cpm_clk 1 12>;
|
2016-04-26 14:58:36 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|