2009-05-15 03:01:59 +07:00
|
|
|
/*
|
2012-08-27 20:26:41 +07:00
|
|
|
* TI DaVinci Audio Serial Port support
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation version 2.
|
|
|
|
*
|
|
|
|
* This program is distributed "as is" WITHOUT ANY WARRANTY of any
|
|
|
|
* kind, whether express or implied; without even the implied warranty
|
|
|
|
* of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
2009-05-15 03:01:59 +07:00
|
|
|
*/
|
|
|
|
|
2012-08-27 20:26:41 +07:00
|
|
|
#ifndef __DAVINCI_ASP_H
|
|
|
|
#define __DAVINCI_ASP_H
|
2009-05-15 03:01:59 +07:00
|
|
|
|
2012-10-17 21:08:03 +07:00
|
|
|
#include <linux/genalloc.h>
|
|
|
|
|
2009-06-05 17:28:08 +07:00
|
|
|
struct snd_platform_data {
|
|
|
|
u32 tx_dma_offset;
|
|
|
|
u32 rx_dma_offset;
|
2012-08-27 20:26:41 +07:00
|
|
|
int asp_chan_q; /* event queue number for ASP channel */
|
|
|
|
int ram_chan_q; /* event queue number for RAM channel */
|
2009-11-19 07:49:51 +07:00
|
|
|
/*
|
|
|
|
* Allowing this is more efficient and eliminates left and right swaps
|
|
|
|
* caused by underruns, but will swap the left and right channels
|
|
|
|
* when compared to previous behavior.
|
|
|
|
*/
|
|
|
|
unsigned enable_channel_combine:1;
|
2009-11-19 07:49:53 +07:00
|
|
|
unsigned sram_size_playback;
|
|
|
|
unsigned sram_size_capture;
|
2012-10-17 21:08:03 +07:00
|
|
|
struct gen_pool *sram_pool;
|
2009-06-05 17:28:08 +07:00
|
|
|
|
2010-07-06 15:39:03 +07:00
|
|
|
/*
|
|
|
|
* If McBSP peripheral gets the clock from an external pin,
|
|
|
|
* there are three chooses, that are MCBSP_CLKX, MCBSP_CLKR
|
|
|
|
* and MCBSP_CLKS.
|
|
|
|
* Depending on different hardware connections it is possible
|
|
|
|
* to use this setting to change the behaviour of McBSP
|
2012-08-27 20:26:41 +07:00
|
|
|
* driver.
|
2010-07-06 15:39:03 +07:00
|
|
|
*/
|
|
|
|
int clk_input_pin;
|
|
|
|
|
2010-07-06 15:39:04 +07:00
|
|
|
/*
|
|
|
|
* This flag works when both clock and FS are outputs for the cpu
|
|
|
|
* and makes clock more accurate (FS is not symmetrical and the
|
|
|
|
* clock is very fast.
|
|
|
|
* The clock becoming faster is named
|
|
|
|
* i2s continuous serial clock (I2S_SCK) and it is an externally
|
|
|
|
* visible bit clock.
|
|
|
|
*
|
|
|
|
* first line : WordSelect
|
|
|
|
* second line : ContinuousSerialClock
|
|
|
|
* third line: SerialData
|
|
|
|
*
|
|
|
|
* SYMMETRICAL APPROACH:
|
|
|
|
* _______________________ LEFT
|
|
|
|
* _| RIGHT |______________________|
|
|
|
|
* _ _ _ _ _ _ _ _
|
|
|
|
* _| |_| |_ x16 _| |_| |_| |_| |_ x16 _| |_| |_
|
|
|
|
* _ _ _ _ _ _ _ _
|
|
|
|
* _/ \_/ \_ ... _/ \_/ \_/ \_/ \_ ... _/ \_/ \_
|
|
|
|
* \_/ \_/ \_/ \_/ \_/ \_/ \_/ \_/
|
|
|
|
*
|
|
|
|
* ACCURATE CLOCK APPROACH:
|
|
|
|
* ______________ LEFT
|
|
|
|
* _| RIGHT |_______________________________|
|
|
|
|
* _ _ _ _ _ _ _ _ _
|
|
|
|
* _| |_ x16 _| |_| |_ x16 _| |_| |_| |_| |_| |_| |
|
|
|
|
* _ _ _ _ dummy cycles
|
|
|
|
* _/ \_ ... _/ \_/ \_ ... _/ \__________________
|
|
|
|
* \_/ \_/ \_/ \_/
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
bool i2s_accurate_sck;
|
|
|
|
|
2009-06-05 17:28:08 +07:00
|
|
|
/* McASP specific fields */
|
|
|
|
int tdm_slots;
|
|
|
|
u8 op_mode;
|
|
|
|
u8 num_serializer;
|
|
|
|
u8 *serial_dir;
|
2009-08-12 04:01:59 +07:00
|
|
|
u8 version;
|
|
|
|
u8 txnumevt;
|
|
|
|
u8 rxnumevt;
|
2013-10-18 22:37:43 +07:00
|
|
|
int tx_dma_channel;
|
|
|
|
int rx_dma_channel;
|
2009-08-12 04:01:59 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
MCASP_VERSION_1 = 0, /* DM646x */
|
|
|
|
MCASP_VERSION_2, /* DA8xx/OMAPL1x */
|
2012-09-03 15:10:40 +07:00
|
|
|
MCASP_VERSION_3, /* TI81xx/AM33xx */
|
2013-11-14 16:35:34 +07:00
|
|
|
MCASP_VERSION_4, /* DRA7xxx */
|
2009-06-05 17:28:08 +07:00
|
|
|
};
|
|
|
|
|
2012-08-27 20:26:41 +07:00
|
|
|
enum mcbsp_clk_input_pin {
|
|
|
|
MCBSP_CLKR = 0, /* as in DM365 */
|
2010-07-06 15:39:03 +07:00
|
|
|
MCBSP_CLKS,
|
|
|
|
};
|
|
|
|
|
2009-06-05 17:28:08 +07:00
|
|
|
#define INACTIVE_MODE 0
|
|
|
|
#define TX_MODE 1
|
|
|
|
#define RX_MODE 2
|
|
|
|
|
|
|
|
#define DAVINCI_MCASP_IIS_MODE 0
|
|
|
|
#define DAVINCI_MCASP_DIT_MODE 1
|
|
|
|
|
2012-08-27 20:26:41 +07:00
|
|
|
#endif
|