2005-07-11 01:58:15 +07:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/plat-omap/mcbsp.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2004 Nokia Corporation
|
|
|
|
* Author: Samuel Ortiz <samuel.ortiz@nokia.com>
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* Multichannel mode not supported.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/device.h>
|
2008-07-03 16:24:39 +07:00
|
|
|
#include <linux/platform_device.h>
|
2005-07-11 01:58:15 +07:00
|
|
|
#include <linux/wait.h>
|
|
|
|
#include <linux/completion.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/err.h>
|
2006-01-07 23:15:52 +07:00
|
|
|
#include <linux/clk.h>
|
2007-02-13 01:50:53 +07:00
|
|
|
#include <linux/delay.h>
|
2008-07-03 16:24:39 +07:00
|
|
|
#include <linux/io.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 15:04:11 +07:00
|
|
|
#include <linux/slab.h>
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2009-10-20 23:40:47 +07:00
|
|
|
#include <plat/dma.h>
|
|
|
|
#include <plat/mcbsp.h>
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-02-22 19:21:11 +07:00
|
|
|
#include "../mach-omap2/cm-regbits-34xx.h"
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp **mcbsp_ptr;
|
2010-02-16 01:03:33 +07:00
|
|
|
int omap_mcbsp_count, omap_mcbsp_cache_size;
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
|
2008-10-08 14:01:39 +07:00
|
|
|
{
|
2010-02-16 01:03:33 +07:00
|
|
|
if (cpu_class_is_omap1()) {
|
|
|
|
((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
|
2010-02-16 01:03:32 +07:00
|
|
|
__raw_writew((u16)val, mcbsp->io_base + reg);
|
2010-02-16 01:03:33 +07:00
|
|
|
} else if (cpu_is_omap2420()) {
|
|
|
|
((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
|
|
|
|
__raw_writew((u16)val, mcbsp->io_base + reg);
|
|
|
|
} else {
|
|
|
|
((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
|
2010-02-16 01:03:32 +07:00
|
|
|
__raw_writel(val, mcbsp->io_base + reg);
|
2010-02-16 01:03:33 +07:00
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
}
|
|
|
|
|
2010-02-16 01:03:33 +07:00
|
|
|
int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
|
2008-10-08 14:01:39 +07:00
|
|
|
{
|
2010-02-16 01:03:33 +07:00
|
|
|
if (cpu_class_is_omap1()) {
|
|
|
|
return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
|
|
|
|
((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
|
|
|
|
} else if (cpu_is_omap2420()) {
|
|
|
|
return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
|
|
|
|
((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
|
|
|
|
} else {
|
|
|
|
return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
|
|
|
|
((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
}
|
|
|
|
|
2010-02-22 19:21:11 +07:00
|
|
|
#ifdef CONFIG_ARCH_OMAP3
|
|
|
|
void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
|
|
|
|
{
|
|
|
|
__raw_writel(val, mcbsp->st_data->io_base_st + reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
|
|
|
|
{
|
|
|
|
return __raw_readl(mcbsp->st_data->io_base_st + reg);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
#define MCBSP_READ(mcbsp, reg) \
|
2010-02-16 01:03:33 +07:00
|
|
|
omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
|
2010-02-16 01:03:32 +07:00
|
|
|
#define MCBSP_WRITE(mcbsp, reg, val) \
|
|
|
|
omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
|
2010-02-16 01:03:33 +07:00
|
|
|
#define MCBSP_READ_CACHE(mcbsp, reg) \
|
|
|
|
omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
|
2008-10-08 14:01:39 +07:00
|
|
|
|
|
|
|
#define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
|
|
|
|
#define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-02-22 19:21:11 +07:00
|
|
|
#define MCBSP_ST_READ(mcbsp, reg) \
|
|
|
|
omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
|
|
|
|
#define MCBSP_ST_WRITE(mcbsp, reg, val) \
|
|
|
|
omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
|
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
static void omap_mcbsp_dump_reg(u8 id)
|
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
|
|
|
dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
|
|
|
|
dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, DRR2));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, DRR1));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, DXR2));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, DXR1));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, SPCR2));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, SPCR1));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, RCR2));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, RCR1));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, XCR2));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, XCR1));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, SRGR2));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, SRGR1));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp, PCR0));
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "***********************\n");
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2006-10-07 00:53:39 +07:00
|
|
|
static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2007-10-26 16:40:25 +07:00
|
|
|
struct omap_mcbsp *mcbsp_tx = dev_id;
|
2009-05-26 01:08:42 +07:00
|
|
|
u16 irqst_spcr2;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
|
2009-05-26 01:08:42 +07:00
|
|
|
dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2009-05-26 01:08:42 +07:00
|
|
|
if (irqst_spcr2 & XSYNC_ERR) {
|
|
|
|
dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
|
|
|
|
irqst_spcr2);
|
|
|
|
/* Writing zero to XSYNC_ERR clears the IRQ */
|
2010-02-23 22:50:38 +07:00
|
|
|
MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
|
2009-05-26 01:08:42 +07:00
|
|
|
} else {
|
|
|
|
complete(&mcbsp_tx->tx_irq_completion);
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2006-10-07 00:53:39 +07:00
|
|
|
static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2007-10-26 16:40:25 +07:00
|
|
|
struct omap_mcbsp *mcbsp_rx = dev_id;
|
2009-05-26 01:08:42 +07:00
|
|
|
u16 irqst_spcr1;
|
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
|
2009-05-26 01:08:42 +07:00
|
|
|
dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
|
|
|
|
|
|
|
|
if (irqst_spcr1 & RSYNC_ERR) {
|
|
|
|
dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
|
|
|
|
irqst_spcr1);
|
|
|
|
/* Writing zero to RSYNC_ERR clears the IRQ */
|
2010-02-23 22:50:38 +07:00
|
|
|
MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
|
2009-05-26 01:08:42 +07:00
|
|
|
} else {
|
|
|
|
complete(&mcbsp_rx->tx_irq_completion);
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
|
|
|
|
{
|
2007-10-26 16:40:25 +07:00
|
|
|
struct omap_mcbsp *mcbsp_dma_tx = data;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp_dma_tx, SPCR2));
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
/* We can free the channels */
|
|
|
|
omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
|
|
|
|
mcbsp_dma_tx->dma_tx_lch = -1;
|
|
|
|
|
|
|
|
complete(&mcbsp_dma_tx->tx_dma_completion);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
|
|
|
|
{
|
2007-10-26 16:40:25 +07:00
|
|
|
struct omap_mcbsp *mcbsp_dma_rx = data;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_READ(mcbsp_dma_rx, SPCR2));
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
/* We can free the channels */
|
|
|
|
omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
|
|
|
|
mcbsp_dma_rx->dma_rx_lch = -1;
|
|
|
|
|
|
|
|
complete(&mcbsp_dma_rx->rx_dma_completion);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* omap_mcbsp_config simply write a config to the
|
|
|
|
* appropriate McBSP.
|
|
|
|
* You either call this function or set the McBSP registers
|
|
|
|
* by yourself before calling omap_mcbsp_start().
|
|
|
|
*/
|
2008-07-03 16:24:39 +07:00
|
|
|
void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
|
|
|
|
mcbsp->id, mcbsp->phys_base);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
/* We write the given config */
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
|
|
|
|
MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
|
|
|
|
MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
|
|
|
|
MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
|
|
|
|
MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
|
|
|
|
MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
|
|
|
|
MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
|
|
|
|
MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
|
|
|
|
MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
|
|
|
|
MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
|
|
|
|
MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
|
2009-07-28 20:27:10 +07:00
|
|
|
if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, XCCR, config->xccr);
|
|
|
|
MCBSP_WRITE(mcbsp, RCCR, config->rccr);
|
2009-01-15 18:09:54 +07:00
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_config);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-02-13 03:26:48 +07:00
|
|
|
#ifdef CONFIG_ARCH_OMAP3
|
2010-02-22 19:21:11 +07:00
|
|
|
static void omap_st_on(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
unsigned int w;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Sidetone uses McBSP ICLK - which must not idle when sidetones
|
|
|
|
* are enabled or sidetones start sounding ugly.
|
|
|
|
*/
|
|
|
|
w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
|
|
|
|
w &= ~(1 << (mcbsp->id - 2));
|
|
|
|
cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
|
|
|
|
|
|
|
|
/* Enable McBSP Sidetone */
|
|
|
|
w = MCBSP_READ(mcbsp, SSELCR);
|
|
|
|
MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
|
|
|
|
|
|
|
|
w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
|
|
|
|
|
|
|
|
/* Enable Sidetone from Sidetone Core */
|
|
|
|
w = MCBSP_ST_READ(mcbsp, SSELCR);
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void omap_st_off(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
unsigned int w;
|
|
|
|
|
|
|
|
w = MCBSP_ST_READ(mcbsp, SSELCR);
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
|
|
|
|
|
|
|
|
w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
|
|
|
|
|
|
|
|
w = MCBSP_READ(mcbsp, SSELCR);
|
|
|
|
MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
|
|
|
|
|
|
|
|
w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
|
|
|
|
w |= 1 << (mcbsp->id - 2);
|
|
|
|
cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
|
|
|
|
{
|
|
|
|
u16 val, i;
|
|
|
|
|
|
|
|
val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
|
|
|
|
|
|
|
|
val = MCBSP_ST_READ(mcbsp, SSELCR);
|
|
|
|
|
|
|
|
if (val & ST_COEFFWREN)
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
|
|
|
|
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
|
|
|
|
|
|
|
|
for (i = 0; i < 128; i++)
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
|
|
|
|
|
|
|
|
i = 0;
|
|
|
|
|
|
|
|
val = MCBSP_ST_READ(mcbsp, SSELCR);
|
|
|
|
while (!(val & ST_COEFFWRDONE) && (++i < 1000))
|
|
|
|
val = MCBSP_ST_READ(mcbsp, SSELCR);
|
|
|
|
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
|
|
|
|
|
|
|
|
if (i == 1000)
|
|
|
|
dev_err(mcbsp->dev, "McBSP FIR load error!\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
static void omap_st_chgain(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
u16 w;
|
|
|
|
struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
|
|
|
|
|
|
|
|
w = MCBSP_ST_READ(mcbsp, SSELCR);
|
|
|
|
|
|
|
|
MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
|
|
|
|
ST_CH1GAIN(st_data->ch1gain));
|
|
|
|
}
|
|
|
|
|
|
|
|
int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
struct omap_mcbsp_st_data *st_data;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
if (!st_data)
|
|
|
|
return -ENOENT;
|
|
|
|
|
|
|
|
spin_lock_irq(&mcbsp->lock);
|
|
|
|
if (channel == 0)
|
|
|
|
st_data->ch0gain = chgain;
|
|
|
|
else if (channel == 1)
|
|
|
|
st_data->ch1gain = chgain;
|
|
|
|
else
|
|
|
|
ret = -EINVAL;
|
|
|
|
|
|
|
|
if (st_data->enabled)
|
|
|
|
omap_st_chgain(mcbsp);
|
|
|
|
spin_unlock_irq(&mcbsp->lock);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_st_set_chgain);
|
|
|
|
|
|
|
|
int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
struct omap_mcbsp_st_data *st_data;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
if (!st_data)
|
|
|
|
return -ENOENT;
|
|
|
|
|
|
|
|
spin_lock_irq(&mcbsp->lock);
|
|
|
|
if (channel == 0)
|
|
|
|
*chgain = st_data->ch0gain;
|
|
|
|
else if (channel == 1)
|
|
|
|
*chgain = st_data->ch1gain;
|
|
|
|
else
|
|
|
|
ret = -EINVAL;
|
|
|
|
spin_unlock_irq(&mcbsp->lock);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_st_get_chgain);
|
|
|
|
|
|
|
|
static int omap_st_start(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
if (st_data && st_data->enabled && !st_data->running) {
|
|
|
|
omap_st_fir_write(mcbsp, st_data->taps);
|
|
|
|
omap_st_chgain(mcbsp);
|
|
|
|
|
|
|
|
if (!mcbsp->free) {
|
|
|
|
omap_st_on(mcbsp);
|
|
|
|
st_data->running = 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int omap_st_enable(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
struct omap_mcbsp_st_data *st_data;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
if (!st_data)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
spin_lock_irq(&mcbsp->lock);
|
|
|
|
st_data->enabled = 1;
|
|
|
|
omap_st_start(mcbsp);
|
|
|
|
spin_unlock_irq(&mcbsp->lock);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_st_enable);
|
|
|
|
|
|
|
|
static int omap_st_stop(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
if (st_data && st_data->running) {
|
|
|
|
if (!mcbsp->free) {
|
|
|
|
omap_st_off(mcbsp);
|
|
|
|
st_data->running = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int omap_st_disable(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
struct omap_mcbsp_st_data *st_data;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
if (!st_data)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
spin_lock_irq(&mcbsp->lock);
|
|
|
|
omap_st_stop(mcbsp);
|
|
|
|
st_data->enabled = 0;
|
|
|
|
spin_unlock_irq(&mcbsp->lock);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_st_disable);
|
|
|
|
|
|
|
|
int omap_st_is_enabled(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
struct omap_mcbsp_st_data *st_data;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
if (!st_data)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
|
|
|
|
return st_data->enabled;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_st_is_enabled);
|
|
|
|
|
2009-08-20 20:18:10 +07:00
|
|
|
/*
|
2010-06-03 11:39:33 +07:00
|
|
|
* omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
|
|
|
|
* The threshold parameter is 1 based, and it is converted (threshold - 1)
|
|
|
|
* for the THRSH2 register.
|
2009-08-20 20:18:10 +07:00
|
|
|
*/
|
|
|
|
void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
|
2010-05-13 00:18:40 +07:00
|
|
|
if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
|
2009-08-20 20:18:10 +07:00
|
|
|
return;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
2010-06-03 11:39:33 +07:00
|
|
|
if (threshold && threshold <= mcbsp->max_tx_thres)
|
|
|
|
MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
|
2009-08-20 20:18:10 +07:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
|
|
|
|
|
|
|
|
/*
|
2010-06-03 11:39:33 +07:00
|
|
|
* omap_mcbsp_set_rx_threshold configures the receive threshold in words.
|
|
|
|
* The threshold parameter is 1 based, and it is converted (threshold - 1)
|
|
|
|
* for the THRSH1 register.
|
2009-08-20 20:18:10 +07:00
|
|
|
*/
|
|
|
|
void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
|
2010-05-13 00:18:40 +07:00
|
|
|
if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
|
2009-08-20 20:18:10 +07:00
|
|
|
return;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
2010-06-03 11:39:33 +07:00
|
|
|
if (threshold && threshold <= mcbsp->max_rx_thres)
|
|
|
|
MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
|
2009-08-20 20:18:10 +07:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
|
2009-08-20 20:18:11 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* omap_mcbsp_get_max_tx_thres just return the current configured
|
|
|
|
* maximum threshold for transmission
|
|
|
|
*/
|
|
|
|
u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
|
|
|
return mcbsp->max_tx_thres;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* omap_mcbsp_get_max_rx_thres just return the current configured
|
|
|
|
* maximum threshold for reception
|
|
|
|
*/
|
|
|
|
u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
|
|
|
return mcbsp->max_rx_thres;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
|
2009-08-20 20:18:14 +07:00
|
|
|
|
2010-06-03 11:39:32 +07:00
|
|
|
u16 omap_mcbsp_get_fifo_size(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
|
|
|
return mcbsp->pdata->buffer_size;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_mcbsp_get_fifo_size);
|
|
|
|
|
2010-03-03 20:08:08 +07:00
|
|
|
#define MCBSP2_FIFO_SIZE 0x500 /* 1024 + 256 locations */
|
|
|
|
#define MCBSP1345_FIFO_SIZE 0x80 /* 128 locations */
|
|
|
|
/*
|
|
|
|
* omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
|
|
|
|
*/
|
|
|
|
u16 omap_mcbsp_get_tx_delay(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
u16 buffstat;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
|
|
|
/* Returns the number of free locations in the buffer */
|
|
|
|
buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
|
|
|
|
|
|
|
|
/* Number of slots are different in McBSP ports */
|
|
|
|
if (mcbsp->id == 2)
|
|
|
|
return MCBSP2_FIFO_SIZE - buffstat;
|
|
|
|
else
|
|
|
|
return MCBSP1345_FIFO_SIZE - buffstat;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
|
|
|
|
* to reach the threshold value (when the DMA will be triggered to read it)
|
|
|
|
*/
|
|
|
|
u16 omap_mcbsp_get_rx_delay(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
u16 buffstat, threshold;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
|
|
|
/* Returns the number of used locations in the buffer */
|
|
|
|
buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
|
|
|
|
/* RX threshold */
|
|
|
|
threshold = MCBSP_READ(mcbsp, THRSH1);
|
|
|
|
|
|
|
|
/* Return the number of location till we reach the threshold limit */
|
|
|
|
if (threshold <= buffstat)
|
|
|
|
return 0;
|
|
|
|
else
|
|
|
|
return threshold - buffstat;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);
|
|
|
|
|
2009-08-20 20:18:14 +07:00
|
|
|
/*
|
|
|
|
* omap_mcbsp_get_dma_op_mode just return the current configured
|
|
|
|
* operating mode for the mcbsp channel
|
|
|
|
*/
|
|
|
|
int omap_mcbsp_get_dma_op_mode(unsigned int id)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
int dma_op_mode;
|
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
|
|
|
dma_op_mode = mcbsp->dma_op_mode;
|
|
|
|
|
|
|
|
return dma_op_mode;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
|
2009-08-20 20:18:15 +07:00
|
|
|
|
|
|
|
static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Enable wakup behavior, smart idle and all wakeups
|
|
|
|
* REVISIT: some wakeups may be unnecessary
|
|
|
|
*/
|
2010-05-13 00:18:40 +07:00
|
|
|
if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
|
2009-08-20 20:18:15 +07:00
|
|
|
u16 syscon;
|
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
syscon = MCBSP_READ(mcbsp, SYSCON);
|
2009-08-20 20:18:17 +07:00
|
|
|
syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
|
2009-08-20 20:18:18 +07:00
|
|
|
|
2009-08-20 20:18:19 +07:00
|
|
|
if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
|
|
|
|
syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
|
|
|
|
CLOCKACTIVITY(0x02));
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
|
2009-08-20 20:18:19 +07:00
|
|
|
} else {
|
2009-08-20 20:18:18 +07:00
|
|
|
syscon |= SIDLEMODE(0x01);
|
2009-08-20 20:18:19 +07:00
|
|
|
}
|
2009-08-20 20:18:18 +07:00
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SYSCON, syscon);
|
2009-08-20 20:18:15 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Disable wakup behavior, smart idle and all wakeups
|
|
|
|
*/
|
2010-05-13 00:18:40 +07:00
|
|
|
if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
|
2009-08-20 20:18:15 +07:00
|
|
|
u16 syscon;
|
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
syscon = MCBSP_READ(mcbsp, SYSCON);
|
2009-08-20 20:18:17 +07:00
|
|
|
syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
|
2009-08-20 20:18:20 +07:00
|
|
|
/*
|
|
|
|
* HW bug workaround - If no_idle mode is taken, we need to
|
|
|
|
* go to smart_idle before going to always_idle, or the
|
|
|
|
* device will not hit retention anymore.
|
|
|
|
*/
|
|
|
|
syscon |= SIDLEMODE(0x02);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SYSCON, syscon);
|
2009-08-20 20:18:20 +07:00
|
|
|
|
|
|
|
syscon &= ~(SIDLEMODE(0x03));
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SYSCON, syscon);
|
2009-08-20 20:18:15 +07:00
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
|
2009-08-20 20:18:15 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
|
|
|
|
static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
|
2010-02-22 19:21:11 +07:00
|
|
|
static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
|
|
|
|
static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
|
2009-08-20 20:18:10 +07:00
|
|
|
#endif
|
|
|
|
|
2006-04-02 23:46:27 +07:00
|
|
|
/*
|
|
|
|
* We can choose between IRQ based or polled IO.
|
|
|
|
* This needs to be called before omap_mcbsp_request().
|
|
|
|
*/
|
|
|
|
int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
|
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
spin_lock(&mcbsp->lock);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
if (!mcbsp->free) {
|
|
|
|
dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
|
|
|
|
mcbsp->id);
|
|
|
|
spin_unlock(&mcbsp->lock);
|
2006-04-02 23:46:27 +07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->io_type = io_type;
|
2006-04-02 23:46:27 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
spin_unlock(&mcbsp->lock);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_set_io_type);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
int omap_mcbsp_request(unsigned int id)
|
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2010-02-16 01:03:33 +07:00
|
|
|
void *reg_cache;
|
2005-07-11 01:58:15 +07:00
|
|
|
int err;
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
2006-04-02 23:46:27 +07:00
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2010-02-16 01:03:33 +07:00
|
|
|
reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
|
|
|
|
if (!reg_cache) {
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
spin_lock(&mcbsp->lock);
|
|
|
|
if (!mcbsp->free) {
|
|
|
|
dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
|
|
|
|
mcbsp->id);
|
2010-02-16 01:03:33 +07:00
|
|
|
err = -EBUSY;
|
|
|
|
goto err_kfree;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->free = 0;
|
2010-02-16 01:03:33 +07:00
|
|
|
mcbsp->reg_cache = reg_cache;
|
2008-10-08 14:01:39 +07:00
|
|
|
spin_unlock(&mcbsp->lock);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2009-01-23 17:26:46 +07:00
|
|
|
if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
|
|
|
|
mcbsp->pdata->ops->request(id);
|
|
|
|
|
|
|
|
clk_enable(mcbsp->iclk);
|
|
|
|
clk_enable(mcbsp->fclk);
|
|
|
|
|
2009-08-20 20:18:15 +07:00
|
|
|
/* Do procedure specific to omap34xx arch, if applicable */
|
|
|
|
omap34xx_mcbsp_request(mcbsp);
|
|
|
|
|
2008-10-08 14:01:41 +07:00
|
|
|
/*
|
|
|
|
* Make sure that transmitter, receiver and sample-rate generator are
|
|
|
|
* not running before activating IRQs.
|
|
|
|
*/
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1, 0);
|
|
|
|
MCBSP_WRITE(mcbsp, SPCR2, 0);
|
2008-10-08 14:01:41 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
|
2006-04-02 23:46:27 +07:00
|
|
|
/* We need to get IRQs here */
|
2008-10-08 14:01:41 +07:00
|
|
|
init_completion(&mcbsp->tx_irq_completion);
|
2008-10-08 14:01:39 +07:00
|
|
|
err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
|
|
|
|
0, "McBSP", (void *)mcbsp);
|
2006-04-02 23:46:27 +07:00
|
|
|
if (err != 0) {
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
|
|
|
|
"for McBSP%d\n", mcbsp->tx_irq,
|
|
|
|
mcbsp->id);
|
2010-02-16 01:03:33 +07:00
|
|
|
goto err_clk_disable;
|
2006-04-02 23:46:27 +07:00
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-05-13 00:18:39 +07:00
|
|
|
if (mcbsp->rx_irq) {
|
|
|
|
init_completion(&mcbsp->rx_irq_completion);
|
|
|
|
err = request_irq(mcbsp->rx_irq,
|
|
|
|
omap_mcbsp_rx_irq_handler,
|
2008-10-08 14:01:39 +07:00
|
|
|
0, "McBSP", (void *)mcbsp);
|
2010-05-13 00:18:39 +07:00
|
|
|
if (err != 0) {
|
|
|
|
dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
|
|
|
|
"for McBSP%d\n", mcbsp->rx_irq,
|
|
|
|
mcbsp->id);
|
|
|
|
goto err_free_irq;
|
|
|
|
}
|
2006-04-02 23:46:27 +07:00
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2010-02-16 01:03:33 +07:00
|
|
|
err_free_irq:
|
2010-01-09 01:29:04 +07:00
|
|
|
free_irq(mcbsp->tx_irq, (void *)mcbsp);
|
2010-02-16 01:03:33 +07:00
|
|
|
err_clk_disable:
|
2010-01-09 01:29:04 +07:00
|
|
|
if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
|
2010-02-16 01:03:33 +07:00
|
|
|
mcbsp->pdata->ops->free(id);
|
2010-01-09 01:29:04 +07:00
|
|
|
|
|
|
|
/* Do procedure specific to omap34xx arch, if applicable */
|
|
|
|
omap34xx_mcbsp_free(mcbsp);
|
|
|
|
|
|
|
|
clk_disable(mcbsp->fclk);
|
|
|
|
clk_disable(mcbsp->iclk);
|
|
|
|
|
2010-02-16 01:03:33 +07:00
|
|
|
spin_lock(&mcbsp->lock);
|
2010-01-09 01:29:04 +07:00
|
|
|
mcbsp->free = 1;
|
2010-02-16 01:03:33 +07:00
|
|
|
mcbsp->reg_cache = NULL;
|
|
|
|
err_kfree:
|
|
|
|
spin_unlock(&mcbsp->lock);
|
|
|
|
kfree(reg_cache);
|
2010-01-09 01:29:04 +07:00
|
|
|
|
|
|
|
return err;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_request);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
void omap_mcbsp_free(unsigned int id)
|
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2010-02-16 01:03:33 +07:00
|
|
|
void *reg_cache;
|
2008-10-08 14:01:39 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
2005-07-11 01:58:15 +07:00
|
|
|
return;
|
2006-04-02 23:46:27 +07:00
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
|
|
|
|
mcbsp->pdata->ops->free(id);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2009-08-20 20:18:15 +07:00
|
|
|
/* Do procedure specific to omap34xx arch, if applicable */
|
|
|
|
omap34xx_mcbsp_free(mcbsp);
|
|
|
|
|
2009-01-23 17:26:46 +07:00
|
|
|
clk_disable(mcbsp->fclk);
|
|
|
|
clk_disable(mcbsp->iclk);
|
|
|
|
|
|
|
|
if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
|
|
|
|
/* Free IRQs */
|
2010-05-13 00:18:39 +07:00
|
|
|
if (mcbsp->rx_irq)
|
|
|
|
free_irq(mcbsp->rx_irq, (void *)mcbsp);
|
2009-01-23 17:26:46 +07:00
|
|
|
free_irq(mcbsp->tx_irq, (void *)mcbsp);
|
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-02-16 01:03:33 +07:00
|
|
|
reg_cache = mcbsp->reg_cache;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-02-16 01:03:33 +07:00
|
|
|
spin_lock(&mcbsp->lock);
|
|
|
|
if (mcbsp->free)
|
|
|
|
dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
|
|
|
|
else
|
|
|
|
mcbsp->free = 1;
|
|
|
|
mcbsp->reg_cache = NULL;
|
2008-10-08 14:01:39 +07:00
|
|
|
spin_unlock(&mcbsp->lock);
|
2010-02-16 01:03:33 +07:00
|
|
|
|
|
|
|
if (reg_cache)
|
|
|
|
kfree(reg_cache);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_free);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
/*
|
2009-08-07 13:59:47 +07:00
|
|
|
* Here we start the McBSP, by enabling transmitter, receiver or both.
|
|
|
|
* If no transmitter or receiver is active prior calling, then sample-rate
|
|
|
|
* generator and frame sync are started.
|
2005-07-11 01:58:15 +07:00
|
|
|
*/
|
2009-08-07 13:59:47 +07:00
|
|
|
void omap_mcbsp_start(unsigned int id, int tx, int rx)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2009-08-07 13:59:47 +07:00
|
|
|
int idle;
|
2005-07-11 01:58:15 +07:00
|
|
|
u16 w;
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
2005-07-11 01:58:15 +07:00
|
|
|
return;
|
2008-07-03 16:24:39 +07:00
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-02-22 19:21:11 +07:00
|
|
|
if (cpu_is_omap34xx())
|
|
|
|
omap_st_start(mcbsp);
|
|
|
|
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
|
|
|
|
mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
|
2009-08-07 13:59:47 +07:00
|
|
|
|
|
|
|
if (idle) {
|
|
|
|
/* Start the sample generator */
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, SPCR2);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
|
2009-08-07 13:59:47 +07:00
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
/* Enable transmitter and receiver */
|
2009-08-23 16:24:27 +07:00
|
|
|
tx &= 1;
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, SPCR2);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2, w | tx);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2009-08-23 16:24:27 +07:00
|
|
|
rx &= 1;
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, SPCR1);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1, w | rx);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2009-08-20 20:18:09 +07:00
|
|
|
/*
|
|
|
|
* Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
|
|
|
|
* REVISIT: 100us may give enough time for two CLKSRG, however
|
|
|
|
* due to some unknown PM related, clock gating etc. reason it
|
|
|
|
* is now at 500us.
|
|
|
|
*/
|
|
|
|
udelay(500);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2009-08-07 13:59:47 +07:00
|
|
|
if (idle) {
|
|
|
|
/* Start frame sync */
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, SPCR2);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
|
2009-08-07 13:59:47 +07:00
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-05-13 00:18:40 +07:00
|
|
|
if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
|
2009-08-23 16:24:27 +07:00
|
|
|
/* Release the transmitter and receiver */
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, XCCR);
|
2009-08-23 16:24:27 +07:00
|
|
|
w &= ~(tx ? XDISABLE : 0);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, XCCR, w);
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, RCCR);
|
2009-08-23 16:24:27 +07:00
|
|
|
w &= ~(rx ? RDISABLE : 0);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, RCCR, w);
|
2009-08-23 16:24:27 +07:00
|
|
|
}
|
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
/* Dump McBSP Regs */
|
|
|
|
omap_mcbsp_dump_reg(id);
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_start);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2009-08-07 13:59:47 +07:00
|
|
|
void omap_mcbsp_stop(unsigned int id, int tx, int rx)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2009-08-07 13:59:47 +07:00
|
|
|
int idle;
|
2005-07-11 01:58:15 +07:00
|
|
|
u16 w;
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
2005-07-11 01:58:15 +07:00
|
|
|
return;
|
2008-07-03 16:24:39 +07:00
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
/* Reset transmitter */
|
2009-08-23 16:24:27 +07:00
|
|
|
tx &= 1;
|
2010-05-13 00:18:40 +07:00
|
|
|
if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, XCCR);
|
2009-08-23 16:24:27 +07:00
|
|
|
w |= (tx ? XDISABLE : 0);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, XCCR, w);
|
2009-08-23 16:24:27 +07:00
|
|
|
}
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, SPCR2);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
/* Reset receiver */
|
2009-08-23 16:24:27 +07:00
|
|
|
rx &= 1;
|
2010-05-13 00:18:40 +07:00
|
|
|
if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, RCCR);
|
2009-10-14 23:56:35 +07:00
|
|
|
w |= (rx ? RDISABLE : 0);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, RCCR, w);
|
2009-08-23 16:24:27 +07:00
|
|
|
}
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, SPCR1);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
|
2009-08-07 13:59:47 +07:00
|
|
|
|
|
|
|
if (idle) {
|
|
|
|
/* Reset the sample rate generator */
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
w = MCBSP_READ_CACHE(mcbsp, SPCR2);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
|
2009-08-07 13:59:47 +07:00
|
|
|
}
|
2010-02-22 19:21:11 +07:00
|
|
|
|
|
|
|
if (cpu_is_omap34xx())
|
|
|
|
omap_st_stop(mcbsp);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_stop);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2005-07-11 01:58:18 +07:00
|
|
|
/* polled mcbsp i/o operations */
|
|
|
|
int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
|
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2008-07-03 16:24:39 +07:00
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, DXR1, buf);
|
2005-07-11 01:58:18 +07:00
|
|
|
/* if frame sync error - clear the error */
|
2010-02-16 01:03:32 +07:00
|
|
|
if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
|
2005-07-11 01:58:18 +07:00
|
|
|
/* clear error */
|
2010-02-23 22:50:38 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
|
2005-07-11 01:58:18 +07:00
|
|
|
/* resend */
|
|
|
|
return -1;
|
|
|
|
} else {
|
|
|
|
/* wait for transmit confirmation */
|
|
|
|
int attemps = 0;
|
2010-02-16 01:03:32 +07:00
|
|
|
while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
|
2005-07-11 01:58:18 +07:00
|
|
|
if (attemps++ > 1000) {
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2,
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR2) &
|
|
|
|
(~XRST));
|
2005-07-11 01:58:18 +07:00
|
|
|
udelay(10);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2,
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR2) |
|
|
|
|
(XRST));
|
2005-07-11 01:58:18 +07:00
|
|
|
udelay(10);
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "Could not write to"
|
|
|
|
" McBSP%d Register\n", mcbsp->id);
|
2005-07-11 01:58:18 +07:00
|
|
|
return -2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2005-07-11 01:58:18 +07:00
|
|
|
return 0;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_pollwrite);
|
2005-07-11 01:58:18 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
int omap_mcbsp_pollread(unsigned int id, u16 *buf)
|
2005-07-11 01:58:18 +07:00
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2008-07-03 16:24:39 +07:00
|
|
|
|
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2005-07-11 01:58:18 +07:00
|
|
|
/* if frame sync error - clear the error */
|
2010-02-16 01:03:32 +07:00
|
|
|
if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
|
2005-07-11 01:58:18 +07:00
|
|
|
/* clear error */
|
2010-02-23 22:50:38 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
|
2005-07-11 01:58:18 +07:00
|
|
|
/* resend */
|
|
|
|
return -1;
|
|
|
|
} else {
|
|
|
|
/* wait for recieve confirmation */
|
|
|
|
int attemps = 0;
|
2010-02-16 01:03:32 +07:00
|
|
|
while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
|
2005-07-11 01:58:18 +07:00
|
|
|
if (attemps++ > 1000) {
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1,
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR1) &
|
|
|
|
(~RRST));
|
2005-07-11 01:58:18 +07:00
|
|
|
udelay(10);
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1,
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR1) |
|
|
|
|
(RRST));
|
2005-07-11 01:58:18 +07:00
|
|
|
udelay(10);
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "Could not read from"
|
|
|
|
" McBSP%d Register\n", mcbsp->id);
|
2005-07-11 01:58:18 +07:00
|
|
|
return -2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2010-02-16 01:03:32 +07:00
|
|
|
*buf = MCBSP_READ(mcbsp, DRR1);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2005-07-11 01:58:18 +07:00
|
|
|
return 0;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_pollread);
|
2005-07-11 01:58:18 +07:00
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
/*
|
|
|
|
* IRQ based word transmission.
|
|
|
|
*/
|
|
|
|
void omap_mcbsp_xmit_word(unsigned int id, u32 word)
|
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2008-07-03 16:24:39 +07:00
|
|
|
omap_mcbsp_word_length word_length;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
2005-07-11 01:58:15 +07:00
|
|
|
return;
|
2008-07-03 16:24:39 +07:00
|
|
|
}
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
word_length = mcbsp->tx_word_length;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
wait_for_completion(&mcbsp->tx_irq_completion);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
if (word_length > OMAP_MCBSP_WORD_16)
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, DXR2, word >> 16);
|
|
|
|
MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_xmit_word);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
u32 omap_mcbsp_recv_word(unsigned int id)
|
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2005-07-11 01:58:15 +07:00
|
|
|
u16 word_lsb, word_msb = 0;
|
2008-07-03 16:24:39 +07:00
|
|
|
omap_mcbsp_word_length word_length;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
word_length = mcbsp->rx_word_length;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
wait_for_completion(&mcbsp->rx_irq_completion);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
if (word_length > OMAP_MCBSP_WORD_16)
|
2010-02-16 01:03:32 +07:00
|
|
|
word_msb = MCBSP_READ(mcbsp, DRR2);
|
|
|
|
word_lsb = MCBSP_READ(mcbsp, DRR1);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
return (word_lsb | (word_msb << 16));
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_recv_word);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2006-04-02 23:46:27 +07:00
|
|
|
int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
|
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2008-07-03 16:24:39 +07:00
|
|
|
omap_mcbsp_word_length tx_word_length;
|
|
|
|
omap_mcbsp_word_length rx_word_length;
|
2006-04-02 23:46:27 +07:00
|
|
|
u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
tx_word_length = mcbsp->tx_word_length;
|
|
|
|
rx_word_length = mcbsp->rx_word_length;
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2006-04-02 23:46:27 +07:00
|
|
|
if (tx_word_length != rx_word_length)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
/* First we wait for the transmitter to be ready */
|
2010-02-16 01:03:32 +07:00
|
|
|
spcr2 = MCBSP_READ(mcbsp, SPCR2);
|
2006-04-02 23:46:27 +07:00
|
|
|
while (!(spcr2 & XRDY)) {
|
2010-02-16 01:03:32 +07:00
|
|
|
spcr2 = MCBSP_READ(mcbsp, SPCR2);
|
2006-04-02 23:46:27 +07:00
|
|
|
if (attempts++ > 1000) {
|
|
|
|
/* We must reset the transmitter */
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2,
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
|
2006-04-02 23:46:27 +07:00
|
|
|
udelay(10);
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2,
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
|
2006-04-02 23:46:27 +07:00
|
|
|
udelay(10);
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "McBSP%d transmitter not "
|
|
|
|
"ready\n", mcbsp->id);
|
2006-04-02 23:46:27 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Now we can push the data */
|
|
|
|
if (tx_word_length > OMAP_MCBSP_WORD_16)
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, DXR2, word >> 16);
|
|
|
|
MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
|
|
|
/* We wait for the receiver to be ready */
|
2010-02-16 01:03:32 +07:00
|
|
|
spcr1 = MCBSP_READ(mcbsp, SPCR1);
|
2006-04-02 23:46:27 +07:00
|
|
|
while (!(spcr1 & RRDY)) {
|
2010-02-16 01:03:32 +07:00
|
|
|
spcr1 = MCBSP_READ(mcbsp, SPCR1);
|
2006-04-02 23:46:27 +07:00
|
|
|
if (attempts++ > 1000) {
|
|
|
|
/* We must reset the receiver */
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1,
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
|
2006-04-02 23:46:27 +07:00
|
|
|
udelay(10);
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1,
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
|
2006-04-02 23:46:27 +07:00
|
|
|
udelay(10);
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "McBSP%d receiver not "
|
|
|
|
"ready\n", mcbsp->id);
|
2006-04-02 23:46:27 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Receiver is ready, let's read the dummy data */
|
|
|
|
if (rx_word_length > OMAP_MCBSP_WORD_16)
|
2010-02-16 01:03:32 +07:00
|
|
|
word_msb = MCBSP_READ(mcbsp, DRR2);
|
|
|
|
word_lsb = MCBSP_READ(mcbsp, DRR1);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
|
2006-04-02 23:46:27 +07:00
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2008-09-04 20:25:42 +07:00
|
|
|
u32 clock_word = 0;
|
2008-07-03 16:24:39 +07:00
|
|
|
omap_mcbsp_word_length tx_word_length;
|
|
|
|
omap_mcbsp_word_length rx_word_length;
|
2006-04-02 23:46:27 +07:00
|
|
|
u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
|
|
|
|
|
|
|
tx_word_length = mcbsp->tx_word_length;
|
|
|
|
rx_word_length = mcbsp->rx_word_length;
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2006-04-02 23:46:27 +07:00
|
|
|
if (tx_word_length != rx_word_length)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
/* First we wait for the transmitter to be ready */
|
2010-02-16 01:03:32 +07:00
|
|
|
spcr2 = MCBSP_READ(mcbsp, SPCR2);
|
2006-04-02 23:46:27 +07:00
|
|
|
while (!(spcr2 & XRDY)) {
|
2010-02-16 01:03:32 +07:00
|
|
|
spcr2 = MCBSP_READ(mcbsp, SPCR2);
|
2006-04-02 23:46:27 +07:00
|
|
|
if (attempts++ > 1000) {
|
|
|
|
/* We must reset the transmitter */
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2,
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
|
2006-04-02 23:46:27 +07:00
|
|
|
udelay(10);
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR2,
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
|
2006-04-02 23:46:27 +07:00
|
|
|
udelay(10);
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "McBSP%d transmitter not "
|
|
|
|
"ready\n", mcbsp->id);
|
2006-04-02 23:46:27 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* We first need to enable the bus clock */
|
|
|
|
if (tx_word_length > OMAP_MCBSP_WORD_16)
|
2010-02-16 01:03:32 +07:00
|
|
|
MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
|
|
|
|
MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
|
|
|
/* We wait for the receiver to be ready */
|
2010-02-16 01:03:32 +07:00
|
|
|
spcr1 = MCBSP_READ(mcbsp, SPCR1);
|
2006-04-02 23:46:27 +07:00
|
|
|
while (!(spcr1 & RRDY)) {
|
2010-02-16 01:03:32 +07:00
|
|
|
spcr1 = MCBSP_READ(mcbsp, SPCR1);
|
2006-04-02 23:46:27 +07:00
|
|
|
if (attempts++ > 1000) {
|
|
|
|
/* We must reset the receiver */
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1,
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
|
2006-04-02 23:46:27 +07:00
|
|
|
udelay(10);
|
omap: McBSP: Use cache when modifying individual register bits
Change the way McBSP registers are updated: use cached values instead of
relying upon those read back from the device.
With this patch, I have finally managed to get rid of all random
playback/recording hangups on my OMAP1510 based Amstrad Delta hardware. Before
that, values read back from McBSP registers to be used for updating them
happened to be errornous.
From the hardware side, the issue appeared to be caused by a relatively high
power requirements of an external USB adapter connected to the board's printer
dedicated USB port.
I think there is one important point that makes this patch worth of applying,
apart from my hardware quality. With the current code, if it ever happens to
any machine, no matter if OMAP1510 or newer, to read incorrect value from a
McBSP register, this wrong value will get written back without any checking.
That can lead to hardware damage if, for example, an input pin is turned into
output as a result.
Applies on top of patch 3 from this series:
[PATCH v9 3/4] OMAP: McBSP: Introduce caching in register write operations
Tested on OMAP1510 based Amstrad Delta using linux-omap for-next, commit
fb7380d70e041e4b3892f6b19dff7efb609d15a4 (2.6.33-rc3+ dated 2010-01-11).
Compile-tested with omap_3430sdp_defconfig.
Signed-off-by: Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
Acked-by: Peter Ujfalusi <peter.ujfalusi@nokia.com>
Acked-by: Jarkko Nikula <jhnikula@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2010-02-16 01:03:33 +07:00
|
|
|
MCBSP_WRITE(mcbsp, SPCR1,
|
|
|
|
MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
|
2006-04-02 23:46:27 +07:00
|
|
|
udelay(10);
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "McBSP%d receiver not "
|
|
|
|
"ready\n", mcbsp->id);
|
2006-04-02 23:46:27 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Receiver is ready, there is something for us */
|
|
|
|
if (rx_word_length > OMAP_MCBSP_WORD_16)
|
2010-02-16 01:03:32 +07:00
|
|
|
word_msb = MCBSP_READ(mcbsp, DRR2);
|
|
|
|
word_lsb = MCBSP_READ(mcbsp, DRR1);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
|
|
|
word[0] = (word_lsb | (word_msb << 16));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
|
2006-04-02 23:46:27 +07:00
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
/*
|
|
|
|
* Simple DMA based buffer rx/tx routines.
|
|
|
|
* Nothing fancy, just a single buffer tx/rx through DMA.
|
|
|
|
* The DMA resources are released once the transfer is done.
|
|
|
|
* For anything fancier, you should use your own customized DMA
|
|
|
|
* routines and callbacks.
|
|
|
|
*/
|
2008-07-03 16:24:39 +07:00
|
|
|
int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
|
|
|
|
unsigned int length)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2005-07-11 01:58:15 +07:00
|
|
|
int dma_tx_ch;
|
2006-04-02 23:46:27 +07:00
|
|
|
int src_port = 0;
|
|
|
|
int dest_port = 0;
|
|
|
|
int sync_dev = 0;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
|
2008-07-03 16:24:39 +07:00
|
|
|
omap_mcbsp_tx_dma_callback,
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp,
|
2008-07-03 16:24:39 +07:00
|
|
|
&dma_tx_ch)) {
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, " Unable to request DMA channel for "
|
2008-07-03 16:24:39 +07:00
|
|
|
"McBSP%d TX. Trying IRQ based TX\n",
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->id);
|
2005-07-11 01:58:15 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->dma_tx_lch = dma_tx_ch;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
|
2008-07-03 16:24:39 +07:00
|
|
|
dma_tx_ch);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
init_completion(&mcbsp->tx_dma_completion);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2006-04-02 23:46:27 +07:00
|
|
|
if (cpu_class_is_omap1()) {
|
|
|
|
src_port = OMAP_DMA_PORT_TIPB;
|
|
|
|
dest_port = OMAP_DMA_PORT_EMIFF;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
if (cpu_class_is_omap2())
|
2008-10-08 14:01:39 +07:00
|
|
|
sync_dev = mcbsp->dma_tx_sync;
|
2006-04-02 23:46:27 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
|
2005-07-11 01:58:15 +07:00
|
|
|
OMAP_DMA_DATA_TYPE_S16,
|
|
|
|
length >> 1, 1,
|
2005-11-10 21:26:50 +07:00
|
|
|
OMAP_DMA_SYNC_ELEMENT,
|
2006-04-02 23:46:27 +07:00
|
|
|
sync_dev, 0);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
omap_set_dma_dest_params(mcbsp->dma_tx_lch,
|
2006-04-02 23:46:27 +07:00
|
|
|
src_port,
|
2005-07-11 01:58:15 +07:00
|
|
|
OMAP_DMA_AMODE_CONSTANT,
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
|
2005-11-10 21:26:50 +07:00
|
|
|
0, 0);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
omap_set_dma_src_params(mcbsp->dma_tx_lch,
|
2006-04-02 23:46:27 +07:00
|
|
|
dest_port,
|
2005-07-11 01:58:15 +07:00
|
|
|
OMAP_DMA_AMODE_POST_INC,
|
2005-11-10 21:26:50 +07:00
|
|
|
buffer,
|
|
|
|
0, 0);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
omap_start_dma(mcbsp->dma_tx_lch);
|
|
|
|
wait_for_completion(&mcbsp->tx_dma_completion);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
return 0;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
|
|
|
|
unsigned int length)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2005-07-11 01:58:15 +07:00
|
|
|
int dma_rx_ch;
|
2006-04-02 23:46:27 +07:00
|
|
|
int src_port = 0;
|
|
|
|
int dest_port = 0;
|
|
|
|
int sync_dev = 0;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
|
2008-07-03 16:24:39 +07:00
|
|
|
omap_mcbsp_rx_dma_callback,
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp,
|
2008-07-03 16:24:39 +07:00
|
|
|
&dma_rx_ch)) {
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "Unable to request DMA channel for "
|
2008-07-03 16:24:39 +07:00
|
|
|
"McBSP%d RX. Trying IRQ based RX\n",
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->id);
|
2005-07-11 01:58:15 +07:00
|
|
|
return -EAGAIN;
|
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->dma_rx_lch = dma_rx_ch;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
|
2008-07-03 16:24:39 +07:00
|
|
|
dma_rx_ch);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
init_completion(&mcbsp->rx_dma_completion);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2006-04-02 23:46:27 +07:00
|
|
|
if (cpu_class_is_omap1()) {
|
|
|
|
src_port = OMAP_DMA_PORT_TIPB;
|
|
|
|
dest_port = OMAP_DMA_PORT_EMIFF;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
if (cpu_class_is_omap2())
|
2008-10-08 14:01:39 +07:00
|
|
|
sync_dev = mcbsp->dma_rx_sync;
|
2006-04-02 23:46:27 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
|
2008-07-03 16:24:39 +07:00
|
|
|
OMAP_DMA_DATA_TYPE_S16,
|
|
|
|
length >> 1, 1,
|
|
|
|
OMAP_DMA_SYNC_ELEMENT,
|
|
|
|
sync_dev, 0);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
omap_set_dma_src_params(mcbsp->dma_rx_lch,
|
2006-04-02 23:46:27 +07:00
|
|
|
src_port,
|
2005-07-11 01:58:15 +07:00
|
|
|
OMAP_DMA_AMODE_CONSTANT,
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
|
2005-11-10 21:26:50 +07:00
|
|
|
0, 0);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
omap_set_dma_dest_params(mcbsp->dma_rx_lch,
|
2008-07-03 16:24:39 +07:00
|
|
|
dest_port,
|
|
|
|
OMAP_DMA_AMODE_POST_INC,
|
|
|
|
buffer,
|
|
|
|
0, 0);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
omap_start_dma(mcbsp->dma_rx_lch);
|
|
|
|
wait_for_completion(&mcbsp->rx_dma_completion);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
return 0;
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* SPI wrapper.
|
|
|
|
* Since SPI setup is much simpler than the generic McBSP one,
|
|
|
|
* this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
|
|
|
|
* Once this is done, you can call omap_mcbsp_start().
|
|
|
|
*/
|
2008-07-03 16:24:39 +07:00
|
|
|
void omap_mcbsp_set_spi_mode(unsigned int id,
|
|
|
|
const struct omap_mcbsp_spi_cfg *spi_cfg)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2005-07-11 01:58:15 +07:00
|
|
|
struct omap_mcbsp_reg_cfg mcbsp_cfg;
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!omap_mcbsp_check_valid_id(id)) {
|
|
|
|
printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
|
2005-07-11 01:58:15 +07:00
|
|
|
return;
|
2008-07-03 16:24:39 +07:00
|
|
|
}
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = id_to_mcbsp_ptr(id);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
|
|
|
memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
|
|
|
|
|
|
|
|
/* SPI has only one frame */
|
|
|
|
mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
|
|
|
|
mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
/* Clock stop mode */
|
2005-07-11 01:58:15 +07:00
|
|
|
if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
|
|
|
|
mcbsp_cfg.spcr1 |= (1 << 12);
|
|
|
|
else
|
|
|
|
mcbsp_cfg.spcr1 |= (3 << 11);
|
|
|
|
|
|
|
|
/* Set clock parities */
|
|
|
|
if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
|
|
|
|
mcbsp_cfg.pcr0 |= CLKRP;
|
|
|
|
else
|
|
|
|
mcbsp_cfg.pcr0 &= ~CLKRP;
|
|
|
|
|
|
|
|
if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
|
|
|
|
mcbsp_cfg.pcr0 &= ~CLKXP;
|
|
|
|
else
|
|
|
|
mcbsp_cfg.pcr0 |= CLKXP;
|
|
|
|
|
|
|
|
/* Set SCLKME to 0 and CLKSM to 1 */
|
|
|
|
mcbsp_cfg.pcr0 &= ~SCLKME;
|
|
|
|
mcbsp_cfg.srgr2 |= CLKSM;
|
|
|
|
|
|
|
|
/* Set FSXP */
|
|
|
|
if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
|
|
|
|
mcbsp_cfg.pcr0 &= ~FSXP;
|
|
|
|
else
|
|
|
|
mcbsp_cfg.pcr0 |= FSXP;
|
|
|
|
|
|
|
|
if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
|
|
|
|
mcbsp_cfg.pcr0 |= CLKXM;
|
2008-07-03 16:24:39 +07:00
|
|
|
mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
|
2005-07-11 01:58:15 +07:00
|
|
|
mcbsp_cfg.pcr0 |= FSXM;
|
|
|
|
mcbsp_cfg.srgr2 &= ~FSGM;
|
|
|
|
mcbsp_cfg.xcr2 |= XDATDLY(1);
|
|
|
|
mcbsp_cfg.rcr2 |= RDATDLY(1);
|
2008-07-03 16:24:39 +07:00
|
|
|
} else {
|
2005-07-11 01:58:15 +07:00
|
|
|
mcbsp_cfg.pcr0 &= ~CLKXM;
|
|
|
|
mcbsp_cfg.srgr1 |= CLKGDV(1);
|
|
|
|
mcbsp_cfg.pcr0 &= ~FSXM;
|
|
|
|
mcbsp_cfg.xcr2 &= ~XDATDLY(3);
|
|
|
|
mcbsp_cfg.rcr2 &= ~RDATDLY(3);
|
|
|
|
}
|
|
|
|
|
|
|
|
mcbsp_cfg.xcr2 &= ~XPHASE;
|
|
|
|
mcbsp_cfg.rcr2 &= ~RPHASE;
|
|
|
|
|
|
|
|
omap_mcbsp_config(id, &mcbsp_cfg);
|
|
|
|
}
|
2008-07-03 16:24:39 +07:00
|
|
|
EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2010-02-13 03:26:48 +07:00
|
|
|
#ifdef CONFIG_ARCH_OMAP3
|
2009-08-20 20:18:11 +07:00
|
|
|
#define max_thres(m) (mcbsp->pdata->buffer_size)
|
|
|
|
#define valid_threshold(m, val) ((val) <= max_thres(m))
|
|
|
|
#define THRESHOLD_PROP_BUILDER(prop) \
|
|
|
|
static ssize_t prop##_show(struct device *dev, \
|
|
|
|
struct device_attribute *attr, char *buf) \
|
|
|
|
{ \
|
|
|
|
struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
|
|
|
|
\
|
|
|
|
return sprintf(buf, "%u\n", mcbsp->prop); \
|
|
|
|
} \
|
|
|
|
\
|
|
|
|
static ssize_t prop##_store(struct device *dev, \
|
|
|
|
struct device_attribute *attr, \
|
|
|
|
const char *buf, size_t size) \
|
|
|
|
{ \
|
|
|
|
struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
|
|
|
|
unsigned long val; \
|
|
|
|
int status; \
|
|
|
|
\
|
|
|
|
status = strict_strtoul(buf, 0, &val); \
|
|
|
|
if (status) \
|
|
|
|
return status; \
|
|
|
|
\
|
|
|
|
if (!valid_threshold(mcbsp, val)) \
|
|
|
|
return -EDOM; \
|
|
|
|
\
|
|
|
|
mcbsp->prop = val; \
|
|
|
|
return size; \
|
|
|
|
} \
|
|
|
|
\
|
|
|
|
static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
|
|
|
|
|
|
|
|
THRESHOLD_PROP_BUILDER(max_tx_thres);
|
|
|
|
THRESHOLD_PROP_BUILDER(max_rx_thres);
|
|
|
|
|
2009-08-24 21:45:50 +07:00
|
|
|
static const char *dma_op_modes[] = {
|
|
|
|
"element", "threshold", "frame",
|
|
|
|
};
|
|
|
|
|
2009-08-20 20:18:14 +07:00
|
|
|
static ssize_t dma_op_mode_show(struct device *dev,
|
|
|
|
struct device_attribute *attr, char *buf)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
|
2009-08-24 21:45:50 +07:00
|
|
|
int dma_op_mode, i = 0;
|
|
|
|
ssize_t len = 0;
|
|
|
|
const char * const *s;
|
2009-08-20 20:18:14 +07:00
|
|
|
|
|
|
|
dma_op_mode = mcbsp->dma_op_mode;
|
|
|
|
|
2009-08-24 21:45:50 +07:00
|
|
|
for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
|
|
|
|
if (dma_op_mode == i)
|
|
|
|
len += sprintf(buf + len, "[%s] ", *s);
|
|
|
|
else
|
|
|
|
len += sprintf(buf + len, "%s ", *s);
|
|
|
|
}
|
|
|
|
len += sprintf(buf + len, "\n");
|
|
|
|
|
|
|
|
return len;
|
2009-08-20 20:18:14 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t dma_op_mode_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf, size_t size)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
|
2009-08-24 21:45:50 +07:00
|
|
|
const char * const *s;
|
|
|
|
int i = 0;
|
2009-08-20 20:18:14 +07:00
|
|
|
|
2009-08-24 21:45:50 +07:00
|
|
|
for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
|
|
|
|
if (sysfs_streq(buf, *s))
|
|
|
|
break;
|
2009-08-20 20:18:14 +07:00
|
|
|
|
2009-08-24 21:45:50 +07:00
|
|
|
if (i == ARRAY_SIZE(dma_op_modes))
|
|
|
|
return -EINVAL;
|
2009-08-20 20:18:14 +07:00
|
|
|
|
2009-08-24 21:45:50 +07:00
|
|
|
spin_lock_irq(&mcbsp->lock);
|
2009-08-20 20:18:14 +07:00
|
|
|
if (!mcbsp->free) {
|
|
|
|
size = -EBUSY;
|
|
|
|
goto unlock;
|
|
|
|
}
|
2009-08-24 21:45:50 +07:00
|
|
|
mcbsp->dma_op_mode = i;
|
2009-08-20 20:18:14 +07:00
|
|
|
|
|
|
|
unlock:
|
|
|
|
spin_unlock_irq(&mcbsp->lock);
|
|
|
|
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
|
|
|
|
|
2010-02-22 19:21:11 +07:00
|
|
|
static ssize_t st_taps_show(struct device *dev,
|
|
|
|
struct device_attribute *attr, char *buf)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
|
|
|
|
struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
|
|
|
|
ssize_t status = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
spin_lock_irq(&mcbsp->lock);
|
|
|
|
for (i = 0; i < st_data->nr_taps; i++)
|
|
|
|
status += sprintf(&buf[status], (i ? ", %d" : "%d"),
|
|
|
|
st_data->taps[i]);
|
|
|
|
if (i)
|
|
|
|
status += sprintf(&buf[status], "\n");
|
|
|
|
spin_unlock_irq(&mcbsp->lock);
|
|
|
|
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
static ssize_t st_taps_store(struct device *dev,
|
|
|
|
struct device_attribute *attr,
|
|
|
|
const char *buf, size_t size)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
|
|
|
|
struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
|
|
|
|
int val, tmp, status, i = 0;
|
|
|
|
|
|
|
|
spin_lock_irq(&mcbsp->lock);
|
|
|
|
memset(st_data->taps, 0, sizeof(st_data->taps));
|
|
|
|
st_data->nr_taps = 0;
|
|
|
|
|
|
|
|
do {
|
|
|
|
status = sscanf(buf, "%d%n", &val, &tmp);
|
|
|
|
if (status < 0 || status == 0) {
|
|
|
|
size = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
if (val < -32768 || val > 32767) {
|
|
|
|
size = -EINVAL;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
st_data->taps[i++] = val;
|
|
|
|
buf += tmp;
|
|
|
|
if (*buf != ',')
|
|
|
|
break;
|
|
|
|
buf++;
|
|
|
|
} while (1);
|
|
|
|
|
|
|
|
st_data->nr_taps = i;
|
|
|
|
|
|
|
|
out:
|
|
|
|
spin_unlock_irq(&mcbsp->lock);
|
|
|
|
|
|
|
|
return size;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
|
|
|
|
|
2009-08-20 20:18:13 +07:00
|
|
|
static const struct attribute *additional_attrs[] = {
|
2009-08-20 20:18:11 +07:00
|
|
|
&dev_attr_max_tx_thres.attr,
|
|
|
|
&dev_attr_max_rx_thres.attr,
|
2009-08-20 20:18:14 +07:00
|
|
|
&dev_attr_dma_op_mode.attr,
|
2009-08-20 20:18:11 +07:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
2009-08-20 20:18:13 +07:00
|
|
|
static const struct attribute_group additional_attr_group = {
|
|
|
|
.attrs = (struct attribute **)additional_attrs,
|
2009-08-20 20:18:11 +07:00
|
|
|
};
|
|
|
|
|
2009-08-20 20:18:13 +07:00
|
|
|
static inline int __devinit omap_additional_add(struct device *dev)
|
2009-08-20 20:18:11 +07:00
|
|
|
{
|
2009-08-20 20:18:13 +07:00
|
|
|
return sysfs_create_group(&dev->kobj, &additional_attr_group);
|
2009-08-20 20:18:11 +07:00
|
|
|
}
|
|
|
|
|
2009-08-20 20:18:13 +07:00
|
|
|
static inline void __devexit omap_additional_remove(struct device *dev)
|
2009-08-20 20:18:11 +07:00
|
|
|
{
|
2009-08-20 20:18:13 +07:00
|
|
|
sysfs_remove_group(&dev->kobj, &additional_attr_group);
|
2009-08-20 20:18:11 +07:00
|
|
|
}
|
|
|
|
|
2010-02-22 19:21:11 +07:00
|
|
|
static const struct attribute *sidetone_attrs[] = {
|
|
|
|
&dev_attr_st_taps.attr,
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct attribute_group sidetone_attr_group = {
|
|
|
|
.attrs = (struct attribute **)sidetone_attrs,
|
|
|
|
};
|
|
|
|
|
|
|
|
int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
|
|
|
|
struct omap_mcbsp_st_data *st_data;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
|
|
|
|
if (!st_data) {
|
|
|
|
err = -ENOMEM;
|
|
|
|
goto err1;
|
|
|
|
}
|
|
|
|
|
|
|
|
st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
|
|
|
|
if (!st_data->io_base_st) {
|
|
|
|
err = -ENOMEM;
|
|
|
|
goto err2;
|
|
|
|
}
|
|
|
|
|
|
|
|
err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
|
|
|
|
if (err)
|
|
|
|
goto err3;
|
|
|
|
|
|
|
|
mcbsp->st_data = st_data;
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err3:
|
|
|
|
iounmap(st_data->io_base_st);
|
|
|
|
err2:
|
|
|
|
kfree(st_data);
|
|
|
|
err1:
|
|
|
|
return err;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
|
|
|
struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
|
|
|
|
|
|
|
|
if (st_data) {
|
|
|
|
sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
|
|
|
|
iounmap(st_data->io_base_st);
|
|
|
|
kfree(st_data);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-20 20:18:11 +07:00
|
|
|
static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
2009-08-20 20:18:14 +07:00
|
|
|
mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
|
2009-08-20 20:18:11 +07:00
|
|
|
if (cpu_is_omap34xx()) {
|
2010-06-03 11:39:33 +07:00
|
|
|
/*
|
|
|
|
* Initially configure the maximum thresholds to a safe value.
|
|
|
|
* The McBSP FIFO usage with these values should not go under
|
|
|
|
* 16 locations.
|
|
|
|
* If the whole FIFO without safety buffer is used, than there
|
|
|
|
* is a possibility that the DMA will be not able to push the
|
|
|
|
* new data on time, causing channel shifts in runtime.
|
|
|
|
*/
|
|
|
|
mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
|
|
|
|
mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
|
2009-08-20 20:18:14 +07:00
|
|
|
/*
|
|
|
|
* REVISIT: Set dmap_op_mode to THRESHOLD as default
|
|
|
|
* for mcbsp2 instances.
|
|
|
|
*/
|
2009-08-20 20:18:13 +07:00
|
|
|
if (omap_additional_add(mcbsp->dev))
|
2009-08-20 20:18:11 +07:00
|
|
|
dev_warn(mcbsp->dev,
|
2009-08-20 20:18:13 +07:00
|
|
|
"Unable to create additional controls\n");
|
2010-02-22 19:21:11 +07:00
|
|
|
|
|
|
|
if (mcbsp->id == 2 || mcbsp->id == 3)
|
|
|
|
if (omap_st_add(mcbsp))
|
|
|
|
dev_warn(mcbsp->dev,
|
|
|
|
"Unable to create sidetone controls\n");
|
|
|
|
|
2009-08-20 20:18:11 +07:00
|
|
|
} else {
|
|
|
|
mcbsp->max_tx_thres = -EINVAL;
|
|
|
|
mcbsp->max_rx_thres = -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
|
|
|
|
{
|
2010-02-22 19:21:11 +07:00
|
|
|
if (cpu_is_omap34xx()) {
|
2009-08-20 20:18:13 +07:00
|
|
|
omap_additional_remove(mcbsp->dev);
|
2010-02-22 19:21:11 +07:00
|
|
|
|
|
|
|
if (mcbsp->id == 2 || mcbsp->id == 3)
|
|
|
|
omap_st_remove(mcbsp);
|
|
|
|
}
|
2009-08-20 20:18:11 +07:00
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
|
|
|
|
static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
|
2010-02-13 03:26:48 +07:00
|
|
|
#endif /* CONFIG_ARCH_OMAP3 */
|
2009-08-20 20:18:11 +07:00
|
|
|
|
2005-07-11 01:58:15 +07:00
|
|
|
/*
|
|
|
|
* McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
|
|
|
|
* 730 has only 2 McBSP, and both of them are MPU peripherals.
|
|
|
|
*/
|
2008-10-08 14:01:39 +07:00
|
|
|
static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
|
2008-07-03 16:24:39 +07:00
|
|
|
{
|
|
|
|
struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
|
2008-10-08 14:01:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp;
|
2008-07-03 16:24:39 +07:00
|
|
|
int id = pdev->id - 1;
|
|
|
|
int ret = 0;
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (!pdata) {
|
|
|
|
dev_err(&pdev->dev, "McBSP device initialized without"
|
|
|
|
"platform data\n");
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
if (id >= omap_mcbsp_count) {
|
2008-07-03 16:24:39 +07:00
|
|
|
dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
|
|
|
|
if (!mcbsp) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
spin_lock_init(&mcbsp->lock);
|
|
|
|
mcbsp->id = id + 1;
|
|
|
|
mcbsp->free = 1;
|
|
|
|
mcbsp->dma_tx_lch = -1;
|
|
|
|
mcbsp->dma_rx_lch = -1;
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->phys_base = pdata->phys_base;
|
|
|
|
mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
|
|
|
|
if (!mcbsp->io_base) {
|
2008-09-04 20:25:42 +07:00
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err_ioremap;
|
|
|
|
}
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
/* Default I/O is IRQ based */
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
|
|
|
|
mcbsp->tx_irq = pdata->tx_irq;
|
|
|
|
mcbsp->rx_irq = pdata->rx_irq;
|
|
|
|
mcbsp->dma_rx_sync = pdata->dma_rx_sync;
|
|
|
|
mcbsp->dma_tx_sync = pdata->dma_tx_sync;
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2009-01-23 17:26:46 +07:00
|
|
|
mcbsp->iclk = clk_get(&pdev->dev, "ick");
|
|
|
|
if (IS_ERR(mcbsp->iclk)) {
|
|
|
|
ret = PTR_ERR(mcbsp->iclk);
|
|
|
|
dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
|
|
|
|
goto err_iclk;
|
|
|
|
}
|
2009-01-29 23:57:12 +07:00
|
|
|
|
2009-01-23 17:26:46 +07:00
|
|
|
mcbsp->fclk = clk_get(&pdev->dev, "fck");
|
|
|
|
if (IS_ERR(mcbsp->fclk)) {
|
|
|
|
ret = PTR_ERR(mcbsp->fclk);
|
|
|
|
dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
|
|
|
|
goto err_fclk;
|
2008-07-03 16:24:39 +07:00
|
|
|
}
|
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
mcbsp->pdata = pdata;
|
|
|
|
mcbsp->dev = &pdev->dev;
|
2009-01-23 17:26:46 +07:00
|
|
|
mcbsp_ptr[id] = mcbsp;
|
2008-10-08 14:01:39 +07:00
|
|
|
platform_set_drvdata(pdev, mcbsp);
|
2009-08-20 20:18:11 +07:00
|
|
|
|
|
|
|
/* Initialize mcbsp properties for OMAP34XX if needed / applicable */
|
|
|
|
omap34xx_device_init(mcbsp);
|
|
|
|
|
2008-09-04 20:25:42 +07:00
|
|
|
return 0;
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2009-01-23 17:26:46 +07:00
|
|
|
err_fclk:
|
|
|
|
clk_put(mcbsp->iclk);
|
|
|
|
err_iclk:
|
2008-10-08 14:01:39 +07:00
|
|
|
iounmap(mcbsp->io_base);
|
2008-09-04 20:25:42 +07:00
|
|
|
err_ioremap:
|
2009-01-23 17:26:46 +07:00
|
|
|
kfree(mcbsp);
|
2008-07-03 16:24:39 +07:00
|
|
|
exit:
|
|
|
|
return ret;
|
|
|
|
}
|
2006-04-02 23:46:27 +07:00
|
|
|
|
2008-10-08 14:01:39 +07:00
|
|
|
static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
|
2005-07-11 01:58:15 +07:00
|
|
|
{
|
2008-07-03 16:24:39 +07:00
|
|
|
struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
platform_set_drvdata(pdev, NULL);
|
|
|
|
if (mcbsp) {
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
if (mcbsp->pdata && mcbsp->pdata->ops &&
|
|
|
|
mcbsp->pdata->ops->free)
|
|
|
|
mcbsp->pdata->ops->free(mcbsp->id);
|
2005-07-11 01:58:15 +07:00
|
|
|
|
2009-08-20 20:18:11 +07:00
|
|
|
omap34xx_device_exit(mcbsp);
|
|
|
|
|
2009-01-23 17:26:46 +07:00
|
|
|
clk_disable(mcbsp->fclk);
|
|
|
|
clk_disable(mcbsp->iclk);
|
|
|
|
clk_put(mcbsp->fclk);
|
|
|
|
clk_put(mcbsp->iclk);
|
2008-07-03 16:24:39 +07:00
|
|
|
|
2008-09-04 20:25:42 +07:00
|
|
|
iounmap(mcbsp->io_base);
|
|
|
|
|
2009-01-23 17:26:46 +07:00
|
|
|
mcbsp->fclk = NULL;
|
|
|
|
mcbsp->iclk = NULL;
|
2008-07-03 16:24:39 +07:00
|
|
|
mcbsp->free = 0;
|
|
|
|
mcbsp->dev = NULL;
|
2005-07-11 01:58:15 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-07-03 16:24:39 +07:00
|
|
|
static struct platform_driver omap_mcbsp_driver = {
|
|
|
|
.probe = omap_mcbsp_probe,
|
2008-10-08 14:01:39 +07:00
|
|
|
.remove = __devexit_p(omap_mcbsp_remove),
|
2008-07-03 16:24:39 +07:00
|
|
|
.driver = {
|
|
|
|
.name = "omap-mcbsp",
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
int __init omap_mcbsp_init(void)
|
|
|
|
{
|
|
|
|
/* Register the McBSP driver */
|
|
|
|
return platform_driver_register(&omap_mcbsp_driver);
|
|
|
|
}
|