2008-04-28 23:14:26 +07:00
|
|
|
/*
|
|
|
|
* Count register synchronisation.
|
|
|
|
*
|
2009-06-18 06:40:34 +07:00
|
|
|
* All CPUs will have their count registers synchronised to the CPU0 next time
|
2008-04-28 23:14:26 +07:00
|
|
|
* value. This can cause a small timewarp for CPU0. All other CPU's should
|
|
|
|
* not have done anything significant (but they may have had interrupts
|
|
|
|
* enabled briefly - prom_smp_finish() should not be responsible for enabling
|
|
|
|
* interrupts...)
|
|
|
|
*
|
|
|
|
* FIXME: broken for SMTC
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/irqflags.h>
|
2009-06-18 06:40:34 +07:00
|
|
|
#include <linux/cpumask.h>
|
2008-04-28 23:14:26 +07:00
|
|
|
|
2009-06-18 06:40:34 +07:00
|
|
|
#include <asm/r4k-timer.h>
|
2011-07-27 06:09:06 +07:00
|
|
|
#include <linux/atomic.h>
|
2008-04-28 23:14:26 +07:00
|
|
|
#include <asm/barrier.h>
|
|
|
|
#include <asm/mipsregs.h>
|
|
|
|
|
2009-06-18 06:40:34 +07:00
|
|
|
static atomic_t __cpuinitdata count_start_flag = ATOMIC_INIT(0);
|
|
|
|
static atomic_t __cpuinitdata count_count_start = ATOMIC_INIT(0);
|
|
|
|
static atomic_t __cpuinitdata count_count_stop = ATOMIC_INIT(0);
|
|
|
|
static atomic_t __cpuinitdata count_reference = ATOMIC_INIT(0);
|
2008-04-28 23:14:26 +07:00
|
|
|
|
|
|
|
#define COUNTON 100
|
|
|
|
#define NR_LOOPS 5
|
|
|
|
|
2012-08-14 20:26:13 +07:00
|
|
|
void __cpuinit synchronise_count_master(int cpu)
|
2008-04-28 23:14:26 +07:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned int initcount;
|
|
|
|
|
|
|
|
#ifdef CONFIG_MIPS_MT_SMTC
|
|
|
|
/*
|
|
|
|
* SMTC needs to synchronise per VPE, not per CPU
|
|
|
|
* ignore for now
|
|
|
|
*/
|
|
|
|
return;
|
|
|
|
#endif
|
|
|
|
|
2012-08-14 20:26:13 +07:00
|
|
|
printk(KERN_INFO "Synchronize counters for CPU %u: ", cpu);
|
2008-04-28 23:14:26 +07:00
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Notify the slaves that it's time to start
|
|
|
|
*/
|
2009-06-18 06:40:34 +07:00
|
|
|
atomic_set(&count_reference, read_c0_count());
|
2012-08-14 20:26:13 +07:00
|
|
|
atomic_set(&count_start_flag, cpu);
|
2008-04-28 23:14:26 +07:00
|
|
|
smp_wmb();
|
|
|
|
|
2009-06-18 06:40:34 +07:00
|
|
|
/* Count will be initialised to current timer for all CPU's */
|
|
|
|
initcount = read_c0_count();
|
2008-04-28 23:14:26 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* We loop a few times to get a primed instruction cache,
|
|
|
|
* then the last pass is more or less synchronised and
|
|
|
|
* the master and slaves each set their cycle counters to a known
|
|
|
|
* value all at once. This reduces the chance of having random offsets
|
|
|
|
* between the processors, and guarantees that the maximum
|
|
|
|
* delay between the cycle counters is never bigger than
|
|
|
|
* the latency of information-passing (cachelines) between
|
|
|
|
* two CPUs.
|
|
|
|
*/
|
|
|
|
|
|
|
|
for (i = 0; i < NR_LOOPS; i++) {
|
2012-08-14 20:26:13 +07:00
|
|
|
/* slaves loop on '!= 2' */
|
|
|
|
while (atomic_read(&count_count_start) != 1)
|
2008-04-28 23:14:26 +07:00
|
|
|
mb();
|
|
|
|
atomic_set(&count_count_stop, 0);
|
|
|
|
smp_wmb();
|
|
|
|
|
|
|
|
/* this lets the slaves write their count register */
|
|
|
|
atomic_inc(&count_count_start);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Everyone initialises count in the last loop:
|
|
|
|
*/
|
|
|
|
if (i == NR_LOOPS-1)
|
|
|
|
write_c0_count(initcount);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Wait for all slaves to leave the synchronization point:
|
|
|
|
*/
|
2012-08-14 20:26:13 +07:00
|
|
|
while (atomic_read(&count_count_stop) != 1)
|
2008-04-28 23:14:26 +07:00
|
|
|
mb();
|
|
|
|
atomic_set(&count_count_start, 0);
|
|
|
|
smp_wmb();
|
|
|
|
atomic_inc(&count_count_stop);
|
|
|
|
}
|
|
|
|
/* Arrange for an interrupt in a short while */
|
|
|
|
write_c0_compare(read_c0_count() + COUNTON);
|
2012-08-14 20:26:13 +07:00
|
|
|
atomic_set(&count_start_flag, 0);
|
2008-04-28 23:14:26 +07:00
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* i386 code reported the skew here, but the
|
|
|
|
* count registers were almost certainly out of sync
|
|
|
|
* so no point in alarming people
|
|
|
|
*/
|
|
|
|
printk("done.\n");
|
|
|
|
}
|
|
|
|
|
2012-08-14 20:26:13 +07:00
|
|
|
void __cpuinit synchronise_count_slave(int cpu)
|
2008-04-28 23:14:26 +07:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
unsigned int initcount;
|
|
|
|
|
|
|
|
#ifdef CONFIG_MIPS_MT_SMTC
|
|
|
|
/*
|
|
|
|
* SMTC needs to synchronise per VPE, not per CPU
|
|
|
|
* ignore for now
|
|
|
|
*/
|
|
|
|
return;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Not every cpu is online at the time this gets called,
|
|
|
|
* so we first wait for the master to say everyone is ready
|
|
|
|
*/
|
|
|
|
|
2012-08-14 20:26:13 +07:00
|
|
|
while (atomic_read(&count_start_flag) != cpu)
|
2008-04-28 23:14:26 +07:00
|
|
|
mb();
|
|
|
|
|
2009-06-18 06:40:34 +07:00
|
|
|
/* Count will be initialised to next expire for all CPU's */
|
|
|
|
initcount = atomic_read(&count_reference);
|
2008-04-28 23:14:26 +07:00
|
|
|
|
|
|
|
for (i = 0; i < NR_LOOPS; i++) {
|
|
|
|
atomic_inc(&count_count_start);
|
2012-08-14 20:26:13 +07:00
|
|
|
while (atomic_read(&count_count_start) != 2)
|
2008-04-28 23:14:26 +07:00
|
|
|
mb();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Everyone initialises count in the last loop:
|
|
|
|
*/
|
|
|
|
if (i == NR_LOOPS-1)
|
|
|
|
write_c0_count(initcount);
|
|
|
|
|
|
|
|
atomic_inc(&count_count_stop);
|
2012-08-14 20:26:13 +07:00
|
|
|
while (atomic_read(&count_count_stop) != 2)
|
2008-04-28 23:14:26 +07:00
|
|
|
mb();
|
|
|
|
}
|
|
|
|
/* Arrange for an interrupt in a short while */
|
|
|
|
write_c0_compare(read_c0_count() + COUNTON);
|
|
|
|
}
|
|
|
|
#undef NR_LOOPS
|