2013-03-27 22:49:34 +07:00
|
|
|
/*
|
|
|
|
* Device Tree Source for the r8a7790 SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2013 Renesas Solutions Corp.
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public License
|
|
|
|
* version 2. This program is licensed "as is" without any warranty of any
|
|
|
|
* kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
2013-12-11 21:05:14 +07:00
|
|
|
#include <dt-bindings/clock/r8a7790-clock.h>
|
2013-11-19 09:18:25 +07:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
|
|
|
2013-03-27 22:49:34 +07:00
|
|
|
/ {
|
|
|
|
compatible = "renesas,r8a7790";
|
|
|
|
interrupt-parent = <&gic>;
|
2013-03-29 14:49:17 +07:00
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
2013-03-27 22:49:34 +07:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu0: cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <0>;
|
|
|
|
clock-frequency = <1300000000>;
|
|
|
|
};
|
2013-08-29 06:22:17 +07:00
|
|
|
|
|
|
|
cpu1: cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <1>;
|
|
|
|
clock-frequency = <1300000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu2: cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <2>;
|
|
|
|
clock-frequency = <1300000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu3: cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <3>;
|
|
|
|
clock-frequency = <1300000000>;
|
|
|
|
};
|
2013-09-14 22:28:58 +07:00
|
|
|
|
|
|
|
cpu4: cpu@4 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x100>;
|
|
|
|
clock-frequency = <780000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu5: cpu@5 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x101>;
|
|
|
|
clock-frequency = <780000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu6: cpu@6 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x102>;
|
|
|
|
clock-frequency = <780000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu7: cpu@7 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x103>;
|
|
|
|
clock-frequency = <780000000>;
|
|
|
|
};
|
2013-03-27 22:49:34 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
gic: interrupt-controller@f1001000 {
|
|
|
|
compatible = "arm,cortex-a15-gic";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
#address-cells = <0>;
|
|
|
|
interrupt-controller;
|
2013-03-29 14:49:17 +07:00
|
|
|
reg = <0 0xf1001000 0 0x1000>,
|
|
|
|
<0 0xf1002000 0 0x1000>,
|
|
|
|
<0 0xf1004000 0 0x2000>,
|
|
|
|
<0 0xf1006000 0 0x2000>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
2013-03-27 22:49:34 +07:00
|
|
|
};
|
|
|
|
|
2013-05-10 20:51:14 +07:00
|
|
|
gpio0: gpio@ffc40000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc40000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 20:51:14 +07:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 0 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@ffc41000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc41000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 20:51:14 +07:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 32 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@ffc42000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc42000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 20:51:14 +07:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 64 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@ffc43000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc43000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 20:51:14 +07:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 96 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@ffc44000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc44000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 20:51:14 +07:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 128 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio5: gpio@ffc45000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc45000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 20:51:14 +07:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 160 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
2013-11-20 14:59:30 +07:00
|
|
|
thermal@e61f0000 {
|
|
|
|
compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
|
|
|
|
reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
2013-03-27 22:49:34 +07:00
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<1 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<1 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<1 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
|
2013-03-27 22:49:34 +07:00
|
|
|
};
|
2013-03-27 22:49:54 +07:00
|
|
|
|
|
|
|
irqc0: interrupt-controller@e61c0000 {
|
2013-11-20 07:07:40 +07:00
|
|
|
compatible = "renesas,irqc-r8a7790", "renesas,irqc";
|
2013-03-27 22:49:54 +07:00
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2013-03-29 14:49:17 +07:00
|
|
|
reg = <0 0xe61c0000 0 0x200>;
|
2013-03-27 22:49:54 +07:00
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 1 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 2 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 3 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-27 22:49:54 +07:00
|
|
|
};
|
2013-07-08 22:54:46 +07:00
|
|
|
|
2013-09-27 00:20:58 +07:00
|
|
|
i2c0: i2c@e6508000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7790";
|
|
|
|
reg = <0 0xe6508000 0 0x40>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_I2C0>;
|
2013-09-27 00:20:58 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@e6518000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7790";
|
|
|
|
reg = <0 0xe6518000 0 0x40>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_I2C1>;
|
2013-09-27 00:20:58 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@e6530000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7790";
|
|
|
|
reg = <0 0xe6530000 0 0x40>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_I2C2>;
|
2013-09-27 00:20:58 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@e6540000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7790";
|
|
|
|
reg = <0 0xe6540000 0 0x40>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_I2C3>;
|
2013-09-27 00:20:58 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-07-08 22:54:46 +07:00
|
|
|
mmcif0: mmcif@ee200000 {
|
2013-11-20 07:05:53 +07:00
|
|
|
compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
|
2013-07-08 22:54:46 +07:00
|
|
|
reg = <0 0xee200000 0 0x80>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
|
2013-07-08 22:54:46 +07:00
|
|
|
reg-io-width = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 09:36:13 +07:00
|
|
|
mmcif1: mmc@ee220000 {
|
2013-11-20 07:05:53 +07:00
|
|
|
compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
|
2013-07-08 22:54:46 +07:00
|
|
|
reg = <0 0xee220000 0 0x80>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 170 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
|
2013-07-08 22:54:46 +07:00
|
|
|
reg-io-width = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-05-09 20:05:57 +07:00
|
|
|
pfc: pfc@e6060000 {
|
|
|
|
compatible = "renesas,pfc-r8a7790";
|
|
|
|
reg = <0 0xe6060000 0 0x250>;
|
|
|
|
};
|
2013-08-14 14:24:05 +07:00
|
|
|
|
2013-10-22 09:36:13 +07:00
|
|
|
sdhi0: sd@ee100000 {
|
2013-08-29 22:14:49 +07:00
|
|
|
compatible = "renesas,sdhi-r8a7790";
|
2013-07-08 22:54:46 +07:00
|
|
|
reg = <0 0xee100000 0 0x100>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
|
2013-07-08 22:54:46 +07:00
|
|
|
cap-sd-highspeed;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 09:36:13 +07:00
|
|
|
sdhi1: sd@ee120000 {
|
2013-08-29 22:14:49 +07:00
|
|
|
compatible = "renesas,sdhi-r8a7790";
|
2013-07-08 22:54:46 +07:00
|
|
|
reg = <0 0xee120000 0 0x100>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 166 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
|
2013-07-08 22:54:46 +07:00
|
|
|
cap-sd-highspeed;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 09:36:13 +07:00
|
|
|
sdhi2: sd@ee140000 {
|
2013-08-29 22:14:49 +07:00
|
|
|
compatible = "renesas,sdhi-r8a7790";
|
2013-07-08 22:54:46 +07:00
|
|
|
reg = <0 0xee140000 0 0x100>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
|
2013-07-08 22:54:46 +07:00
|
|
|
cap-sd-highspeed;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 09:36:13 +07:00
|
|
|
sdhi3: sd@ee160000 {
|
2013-08-29 22:14:49 +07:00
|
|
|
compatible = "renesas,sdhi-r8a7790";
|
2013-07-08 22:54:46 +07:00
|
|
|
reg = <0 0xee160000 0 0x100>;
|
|
|
|
interrupt-parent = <&gic>;
|
2013-11-19 09:18:25 +07:00
|
|
|
interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
|
2013-12-11 21:05:15 +07:00
|
|
|
clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
|
2013-07-08 22:54:46 +07:00
|
|
|
cap-sd-highspeed;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-12-11 21:05:14 +07:00
|
|
|
|
|
|
|
clocks {
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
/* External root clock */
|
|
|
|
extal_clk: extal_clk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
/* This value must be overriden by the board. */
|
|
|
|
clock-frequency = <0>;
|
|
|
|
clock-output-names = "extal";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Special CPG clocks */
|
|
|
|
cpg_clocks: cpg_clocks@e6150000 {
|
|
|
|
compatible = "renesas,r8a7790-cpg-clocks",
|
|
|
|
"renesas,rcar-gen2-cpg-clocks";
|
|
|
|
reg = <0 0xe6150000 0 0x1000>;
|
|
|
|
clocks = <&extal_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-output-names = "main", "pll0", "pll1", "pll3",
|
|
|
|
"lb", "qspi", "sdh", "sd0", "sd1",
|
|
|
|
"z";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Variable factor clocks */
|
|
|
|
sd2_clk: sd2_clk@e6150078 {
|
|
|
|
compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0 0xe6150078 0 4>;
|
|
|
|
clocks = <&pll1_div2_clk>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "sd2";
|
|
|
|
};
|
|
|
|
sd3_clk: sd3_clk@e615007c {
|
|
|
|
compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0 0xe615007c 0 4>;
|
|
|
|
clocks = <&pll1_div2_clk>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "sd3";
|
|
|
|
};
|
|
|
|
mmc0_clk: mmc0_clk@e6150240 {
|
|
|
|
compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0 0xe6150240 0 4>;
|
|
|
|
clocks = <&pll1_div2_clk>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "mmc0";
|
|
|
|
};
|
|
|
|
mmc1_clk: mmc1_clk@e6150244 {
|
|
|
|
compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0 0xe6150244 0 4>;
|
|
|
|
clocks = <&pll1_div2_clk>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "mmc1";
|
|
|
|
};
|
|
|
|
ssp_clk: ssp_clk@e6150248 {
|
|
|
|
compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0 0xe6150248 0 4>;
|
|
|
|
clocks = <&pll1_div2_clk>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "ssp";
|
|
|
|
};
|
|
|
|
ssprs_clk: ssprs_clk@e615024c {
|
|
|
|
compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0 0xe615024c 0 4>;
|
|
|
|
clocks = <&pll1_div2_clk>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "ssprs";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Fixed factor clocks */
|
|
|
|
pll1_div2_clk: pll1_div2_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <2>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "pll1_div2";
|
|
|
|
};
|
|
|
|
z2_clk: z2_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <2>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "z2";
|
|
|
|
};
|
|
|
|
zg_clk: zg_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <3>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "zg";
|
|
|
|
};
|
|
|
|
zx_clk: zx_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <3>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "zx";
|
|
|
|
};
|
|
|
|
zs_clk: zs_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <6>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "zs";
|
|
|
|
};
|
|
|
|
hp_clk: hp_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <12>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "hp";
|
|
|
|
};
|
|
|
|
i_clk: i_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <2>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "i";
|
|
|
|
};
|
|
|
|
b_clk: b_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <12>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "b";
|
|
|
|
};
|
|
|
|
p_clk: p_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <24>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "p";
|
|
|
|
};
|
|
|
|
cl_clk: cl_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <48>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "cl";
|
|
|
|
};
|
|
|
|
m2_clk: m2_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <8>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "m2";
|
|
|
|
};
|
|
|
|
imp_clk: imp_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <4>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "imp";
|
|
|
|
};
|
|
|
|
rclk_clk: rclk_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <(48 * 1024)>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "rclk";
|
|
|
|
};
|
|
|
|
oscclk_clk: oscclk_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <(12 * 1024)>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "oscclk";
|
|
|
|
};
|
|
|
|
zb3_clk: zb3_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <4>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "zb3";
|
|
|
|
};
|
|
|
|
zb3d2_clk: zb3d2_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <8>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "zb3d2";
|
|
|
|
};
|
|
|
|
ddr_clk: ddr_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <8>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "ddr";
|
|
|
|
};
|
|
|
|
mp_clk: mp_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&pll1_div2_clk>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <15>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "mp";
|
|
|
|
};
|
|
|
|
cp_clk: cp_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&extal_clk>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <2>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "cp";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Gate clocks */
|
2013-12-19 22:51:01 +07:00
|
|
|
mstp0_clks: mstp0_clks@e6150130 {
|
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
|
|
|
|
clocks = <&mp_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
renesas,clock-indices = <R8A7790_CLK_MSIOF0>;
|
|
|
|
clock-output-names = "msiof0";
|
|
|
|
};
|
2013-12-11 21:05:14 +07:00
|
|
|
mstp1_clks: mstp1_clks@e6150134 {
|
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
|
|
|
|
clocks = <&p_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
|
|
|
|
<&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>,
|
|
|
|
<&zs_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
renesas,clock-indices = <
|
|
|
|
R8A7790_CLK_TMU1 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2
|
|
|
|
R8A7790_CLK_CMT0 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1
|
|
|
|
R8A7790_CLK_VSP1_DU0 R8A7790_CLK_VSP1_RT R8A7790_CLK_VSP1_SY
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"tmu1", "tmu3", "tmu2", "cmt0", "tmu0", "vsp1-du1",
|
|
|
|
"vsp1-du0", "vsp1-rt", "vsp1-sy";
|
|
|
|
};
|
|
|
|
mstp2_clks: mstp2_clks@e6150138 {
|
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
|
|
|
|
clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
|
2013-12-19 22:51:01 +07:00
|
|
|
<&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>;
|
2013-12-11 21:05:14 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
renesas,clock-indices = <
|
|
|
|
R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
|
2013-12-19 22:51:01 +07:00
|
|
|
R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
|
|
|
|
R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
|
2013-12-11 21:05:14 +07:00
|
|
|
>;
|
|
|
|
clock-output-names =
|
2013-12-19 22:51:01 +07:00
|
|
|
"scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
|
|
|
|
"scifb1", "msiof1", "msiof3", "scifb2";
|
2013-12-11 21:05:14 +07:00
|
|
|
};
|
|
|
|
mstp3_clks: mstp3_clks@e615013c {
|
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
|
|
|
|
clocks = <&cp_clk>, <&mmc1_clk>, <&sd3_clk>, <&sd2_clk>,
|
|
|
|
<&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>,
|
|
|
|
<&mmc0_clk>, <&rclk_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
renesas,clock-indices = <
|
|
|
|
R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SDHI3
|
|
|
|
R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0
|
|
|
|
R8A7790_CLK_MMCIF0 R8A7790_CLK_CMT1
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"tpu0", "mmcif1", "sdhi3", "sdhi2",
|
|
|
|
"sdhi1", "sdhi0", "mmcif0", "cmt1";
|
|
|
|
};
|
|
|
|
mstp5_clks: mstp5_clks@e6150144 {
|
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
|
|
|
|
clocks = <&extal_clk>, <&p_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
renesas,clock-indices = <R8A7790_CLK_THERMAL R8A7790_CLK_PWM>;
|
|
|
|
clock-output-names = "thermal", "pwm";
|
|
|
|
};
|
|
|
|
mstp7_clks: mstp7_clks@e615014c {
|
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
|
|
|
|
clocks = <&mp_clk>, <&mp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
|
|
|
|
<&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
|
|
|
|
<&zx_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
renesas,clock-indices = <
|
|
|
|
R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
|
|
|
|
R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
|
|
|
|
R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
|
|
|
|
R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"ehci", "hsusb", "hscif1", "hscif0", "scif1",
|
|
|
|
"scif0", "du2", "du1", "du0", "lvds1", "lvds0";
|
|
|
|
};
|
|
|
|
mstp8_clks: mstp8_clks@e6150990 {
|
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
|
|
|
|
clocks = <&p_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
renesas,clock-indices = <R8A7790_CLK_ETHER>;
|
|
|
|
clock-output-names = "ether";
|
|
|
|
};
|
|
|
|
mstp9_clks: mstp9_clks@e6150994 {
|
|
|
|
compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
|
2013-12-19 22:51:03 +07:00
|
|
|
clocks = <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>,
|
|
|
|
<&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>;
|
2013-12-11 21:05:14 +07:00
|
|
|
#clock-cells = <1>;
|
|
|
|
renesas,clock-indices = <
|
2013-12-19 22:51:03 +07:00
|
|
|
R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD
|
|
|
|
R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1
|
|
|
|
R8A7790_CLK_I2C0
|
2013-12-11 21:05:14 +07:00
|
|
|
>;
|
2013-12-19 22:51:03 +07:00
|
|
|
clock-output-names =
|
|
|
|
"rcan1", "rcan0", "qspi_mod", "i2c3", "i2c2", "i2c1", "i2c0";
|
2013-12-11 21:05:14 +07:00
|
|
|
};
|
|
|
|
};
|
2013-03-27 22:49:34 +07:00
|
|
|
};
|