2011-10-04 17:19:01 +07:00
|
|
|
/* exynos_drm.h
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011 Samsung Electronics Co., Ltd.
|
|
|
|
* Authors:
|
|
|
|
* Inki Dae <inki.dae@samsung.com>
|
|
|
|
* Joonyoung Shim <jy0922.shim@samsung.com>
|
|
|
|
* Seung-Woo Kim <sw0312.kim@samsung.com>
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _EXYNOS_DRM_H_
|
|
|
|
#define _EXYNOS_DRM_H_
|
|
|
|
|
2012-05-17 18:06:32 +07:00
|
|
|
#include "drm.h"
|
|
|
|
|
2011-10-04 17:19:01 +07:00
|
|
|
/**
|
|
|
|
* User-desired buffer creation information structure.
|
|
|
|
*
|
2011-11-12 12:51:23 +07:00
|
|
|
* @size: user-desired memory allocation size.
|
2011-10-04 17:19:01 +07:00
|
|
|
* - this size value would be page-aligned internally.
|
|
|
|
* @flags: user request for setting memory type or cache attributes.
|
2011-11-12 12:51:23 +07:00
|
|
|
* @handle: returned a handle to created gem object.
|
|
|
|
* - this handle will be set by gem module of kernel side.
|
2011-10-04 17:19:01 +07:00
|
|
|
*/
|
|
|
|
struct drm_exynos_gem_create {
|
2011-11-12 12:51:23 +07:00
|
|
|
uint64_t size;
|
2011-10-04 17:19:01 +07:00
|
|
|
unsigned int flags;
|
|
|
|
unsigned int handle;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* A structure for getting buffer offset.
|
|
|
|
*
|
|
|
|
* @handle: a pointer to gem object created.
|
|
|
|
* @pad: just padding to be 64-bit aligned.
|
|
|
|
* @offset: relatived offset value of the memory region allocated.
|
|
|
|
* - this value should be set by user.
|
|
|
|
*/
|
|
|
|
struct drm_exynos_gem_map_off {
|
|
|
|
unsigned int handle;
|
|
|
|
unsigned int pad;
|
|
|
|
uint64_t offset;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* A structure for mapping buffer.
|
|
|
|
*
|
|
|
|
* @handle: a handle to gem object created.
|
2012-05-14 18:04:38 +07:00
|
|
|
* @pad: just padding to be 64-bit aligned.
|
2011-10-04 17:19:01 +07:00
|
|
|
* @size: memory size to be mapped.
|
|
|
|
* @mapped: having user virtual address mmaped.
|
|
|
|
* - this variable would be filled by exynos gem module
|
|
|
|
* of kernel side with user virtual address which is allocated
|
|
|
|
* by do_mmap().
|
|
|
|
*/
|
|
|
|
struct drm_exynos_gem_mmap {
|
|
|
|
unsigned int handle;
|
2012-05-14 18:04:38 +07:00
|
|
|
unsigned int pad;
|
|
|
|
uint64_t size;
|
2011-10-04 17:19:01 +07:00
|
|
|
uint64_t mapped;
|
|
|
|
};
|
|
|
|
|
2012-05-04 13:51:17 +07:00
|
|
|
/**
|
|
|
|
* A structure to gem information.
|
|
|
|
*
|
|
|
|
* @handle: a handle to gem object created.
|
|
|
|
* @flags: flag value including memory type and cache attribute and
|
|
|
|
* this value would be set by driver.
|
|
|
|
* @size: size to memory region allocated by gem and this size would
|
|
|
|
* be set by driver.
|
|
|
|
*/
|
|
|
|
struct drm_exynos_gem_info {
|
|
|
|
unsigned int handle;
|
|
|
|
unsigned int flags;
|
|
|
|
uint64_t size;
|
|
|
|
};
|
|
|
|
|
2012-03-21 08:55:26 +07:00
|
|
|
/**
|
|
|
|
* A structure for user connection request of virtual display.
|
|
|
|
*
|
|
|
|
* @connection: indicate whether doing connetion or not by user.
|
|
|
|
* @extensions: if this value is 1 then the vidi driver would need additional
|
|
|
|
* 128bytes edid data.
|
|
|
|
* @edid: the edid data pointer from user side.
|
|
|
|
*/
|
|
|
|
struct drm_exynos_vidi_connection {
|
|
|
|
unsigned int connection;
|
|
|
|
unsigned int extensions;
|
2012-04-12 14:42:54 +07:00
|
|
|
uint64_t edid;
|
2012-03-21 08:55:26 +07:00
|
|
|
};
|
|
|
|
|
2011-12-08 15:54:07 +07:00
|
|
|
struct drm_exynos_plane_set_zpos {
|
|
|
|
__u32 plane_id;
|
|
|
|
__s32 zpos;
|
|
|
|
};
|
|
|
|
|
2012-03-16 16:47:05 +07:00
|
|
|
/* memory type definitions. */
|
|
|
|
enum e_drm_exynos_gem_mem_type {
|
2012-04-23 17:26:34 +07:00
|
|
|
/* Physically Continuous memory and used as default. */
|
|
|
|
EXYNOS_BO_CONTIG = 0 << 0,
|
2012-03-16 16:47:05 +07:00
|
|
|
/* Physically Non-Continuous memory. */
|
2012-04-03 19:27:58 +07:00
|
|
|
EXYNOS_BO_NONCONTIG = 1 << 0,
|
2012-04-23 17:26:34 +07:00
|
|
|
/* non-cachable mapping and used as default. */
|
|
|
|
EXYNOS_BO_NONCACHABLE = 0 << 1,
|
|
|
|
/* cachable mapping. */
|
|
|
|
EXYNOS_BO_CACHABLE = 1 << 1,
|
|
|
|
/* write-combine mapping. */
|
|
|
|
EXYNOS_BO_WC = 1 << 2,
|
|
|
|
EXYNOS_BO_MASK = EXYNOS_BO_NONCONTIG | EXYNOS_BO_CACHABLE |
|
|
|
|
EXYNOS_BO_WC
|
2012-03-16 16:47:05 +07:00
|
|
|
};
|
|
|
|
|
2012-05-17 18:06:32 +07:00
|
|
|
struct drm_exynos_g2d_get_ver {
|
|
|
|
__u32 major;
|
|
|
|
__u32 minor;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct drm_exynos_g2d_cmd {
|
|
|
|
__u32 offset;
|
|
|
|
__u32 data;
|
|
|
|
};
|
|
|
|
|
|
|
|
enum drm_exynos_g2d_event_type {
|
|
|
|
G2D_EVENT_NOT,
|
|
|
|
G2D_EVENT_NONSTOP,
|
|
|
|
G2D_EVENT_STOP, /* not yet */
|
|
|
|
};
|
|
|
|
|
|
|
|
struct drm_exynos_g2d_set_cmdlist {
|
|
|
|
__u64 cmd;
|
|
|
|
__u64 cmd_gem;
|
|
|
|
__u32 cmd_nr;
|
|
|
|
__u32 cmd_gem_nr;
|
|
|
|
|
|
|
|
/* for g2d event */
|
|
|
|
__u64 event_type;
|
|
|
|
__u64 user_data;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct drm_exynos_g2d_exec {
|
|
|
|
__u64 async;
|
|
|
|
};
|
|
|
|
|
2011-10-04 17:19:01 +07:00
|
|
|
#define DRM_EXYNOS_GEM_CREATE 0x00
|
|
|
|
#define DRM_EXYNOS_GEM_MAP_OFFSET 0x01
|
|
|
|
#define DRM_EXYNOS_GEM_MMAP 0x02
|
2011-12-08 15:54:07 +07:00
|
|
|
/* Reserved 0x03 ~ 0x05 for exynos specific gem ioctl */
|
2012-05-04 13:51:17 +07:00
|
|
|
#define DRM_EXYNOS_GEM_GET 0x04
|
2011-12-08 15:54:07 +07:00
|
|
|
#define DRM_EXYNOS_PLANE_SET_ZPOS 0x06
|
2012-03-21 08:55:26 +07:00
|
|
|
#define DRM_EXYNOS_VIDI_CONNECTION 0x07
|
2011-10-04 17:19:01 +07:00
|
|
|
|
2012-05-17 18:06:32 +07:00
|
|
|
/* G2D */
|
|
|
|
#define DRM_EXYNOS_G2D_GET_VER 0x20
|
|
|
|
#define DRM_EXYNOS_G2D_SET_CMDLIST 0x21
|
|
|
|
#define DRM_EXYNOS_G2D_EXEC 0x22
|
|
|
|
|
2011-10-04 17:19:01 +07:00
|
|
|
#define DRM_IOCTL_EXYNOS_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_GEM_CREATE, struct drm_exynos_gem_create)
|
|
|
|
|
|
|
|
#define DRM_IOCTL_EXYNOS_GEM_MAP_OFFSET DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_GEM_MAP_OFFSET, struct drm_exynos_gem_map_off)
|
|
|
|
|
|
|
|
#define DRM_IOCTL_EXYNOS_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_GEM_MMAP, struct drm_exynos_gem_mmap)
|
|
|
|
|
2012-05-04 13:51:17 +07:00
|
|
|
#define DRM_IOCTL_EXYNOS_GEM_GET DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_GEM_GET, struct drm_exynos_gem_info)
|
|
|
|
|
2011-12-08 15:54:07 +07:00
|
|
|
#define DRM_IOCTL_EXYNOS_PLANE_SET_ZPOS DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_PLANE_SET_ZPOS, struct drm_exynos_plane_set_zpos)
|
|
|
|
|
2012-03-21 08:55:26 +07:00
|
|
|
#define DRM_IOCTL_EXYNOS_VIDI_CONNECTION DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_VIDI_CONNECTION, struct drm_exynos_vidi_connection)
|
|
|
|
|
2012-05-17 18:06:32 +07:00
|
|
|
#define DRM_IOCTL_EXYNOS_G2D_GET_VER DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_G2D_GET_VER, struct drm_exynos_g2d_get_ver)
|
|
|
|
#define DRM_IOCTL_EXYNOS_G2D_SET_CMDLIST DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_G2D_SET_CMDLIST, struct drm_exynos_g2d_set_cmdlist)
|
|
|
|
#define DRM_IOCTL_EXYNOS_G2D_EXEC DRM_IOWR(DRM_COMMAND_BASE + \
|
|
|
|
DRM_EXYNOS_G2D_EXEC, struct drm_exynos_g2d_exec)
|
|
|
|
|
|
|
|
/* EXYNOS specific events */
|
|
|
|
#define DRM_EXYNOS_G2D_EVENT 0x80000000
|
|
|
|
|
|
|
|
struct drm_exynos_g2d_event {
|
|
|
|
struct drm_event base;
|
|
|
|
__u64 user_data;
|
|
|
|
__u32 tv_sec;
|
|
|
|
__u32 tv_usec;
|
|
|
|
__u32 cmdlist_no;
|
|
|
|
__u32 reserved;
|
|
|
|
};
|
|
|
|
|
2012-02-15 08:23:33 +07:00
|
|
|
#ifdef __KERNEL__
|
|
|
|
|
2011-10-04 17:19:01 +07:00
|
|
|
/**
|
2012-02-14 13:59:46 +07:00
|
|
|
* A structure for lcd panel information.
|
2011-10-04 17:19:01 +07:00
|
|
|
*
|
|
|
|
* @timing: default video mode for initializing
|
2012-02-14 13:59:46 +07:00
|
|
|
* @width_mm: physical size of lcd width.
|
|
|
|
* @height_mm: physical size of lcd height.
|
|
|
|
*/
|
|
|
|
struct exynos_drm_panel_info {
|
|
|
|
struct fb_videomode timing;
|
|
|
|
u32 width_mm;
|
|
|
|
u32 height_mm;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Platform Specific Structure for DRM based FIMD.
|
|
|
|
*
|
|
|
|
* @panel: default panel info for initializing
|
2011-10-04 17:19:01 +07:00
|
|
|
* @default_win: default window layer number to be used for UI.
|
|
|
|
* @bpp: default bit per pixel.
|
|
|
|
*/
|
|
|
|
struct exynos_drm_fimd_pdata {
|
2012-02-14 13:59:46 +07:00
|
|
|
struct exynos_drm_panel_info panel;
|
2011-10-04 17:19:01 +07:00
|
|
|
u32 vidcon0;
|
|
|
|
u32 vidcon1;
|
|
|
|
unsigned int default_win;
|
|
|
|
unsigned int bpp;
|
|
|
|
};
|
|
|
|
|
drm/exynos: added hdmi display support
This patch is hdmi display support for exynos drm driver.
There is already v4l2 based exynos hdmi driver in drivers/media/video/s5p-tv
and some low level code is already in s5p-tv and even headers for register
define are almost same. but in this patch, we decide not to consider separated
common code with s5p-tv.
Exynos HDMI is composed of 5 blocks, mixer, vp, hdmi, hdmiphy and ddc.
1. mixer. The piece of hardware responsible for mixing and blending multiple
data inputs before passing it to an output device. The mixer is capable of
handling up to three image layers. One is the output of VP. Other two are
images in RGB format. The blending factor, and layers' priority are controlled
by mixer's registers. The output is passed to HDMI.
2. vp (video processor). It is used for processing of NV12/NV21 data. An image
stored in RAM is accessed by DMA. The output in YCbCr444 format is send to
mixer.
3. hdmi. The piece of HW responsible for generation of HDMI packets. It takes
pixel data from mixer and transforms it into data frames. The output is send
to HDMIPHY interface.
4. hdmiphy. Physical interface for HDMI. Its duties are sending HDMI packets to
HDMI connector. Basically, it contains a PLL that produces source clock for
mixer, vp and hdmi.
5. ddc (display data channel). It is dedicated i2c channel to exchange display
information as edid with display monitor.
With plane support, exynos hdmi driver fully supports two mixer layes and vp
layer. Also vp layer supports multi buffer plane pixel formats having non
contigus memory spaces.
In exynos drm driver, common drm_hdmi driver to interface with drm framework
has opertion pointers for mixer and hdmi. this drm_hdmi driver is registered as
sub driver of exynos_drm. hdmi has hdmiphy and ddc i2c clients and controls
them. mixer controls all overlay layers in both mixer and vp.
Vblank interrupts for hdmi are handled by mixer internally because drm
framework cannot support multiple irq id. And pipe number is used to check
which display device irq happens.
History
v2: this version
- drm plane feature support to handle overlay layers.
- multi buffer plane pixel format support for vp layer.
- vp layer support
RFCv1: original
- at https://lkml.org/lkml/2011/11/4/164
Signed-off-by: Seung-Woo Kim <sw0312.kim@samsung.com>
Signed-off-by: Inki Dae <inki.dae@samsung.com>
Signed-off-by: Joonyoung Shim <jy0922.shim@samsung.com>
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
2011-12-21 15:39:39 +07:00
|
|
|
/**
|
|
|
|
* Platform Specific Structure for DRM based HDMI.
|
|
|
|
*
|
|
|
|
* @hdmi_dev: device point to specific hdmi driver.
|
|
|
|
* @mixer_dev: device point to specific mixer driver.
|
|
|
|
*
|
|
|
|
* this structure is used for common hdmi driver and each device object
|
|
|
|
* would be used to access specific device driver(hdmi or mixer driver)
|
|
|
|
*/
|
|
|
|
struct exynos_drm_common_hdmi_pd {
|
|
|
|
struct device *hdmi_dev;
|
|
|
|
struct device *mixer_dev;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Platform Specific Structure for DRM based HDMI core.
|
|
|
|
*
|
2012-03-16 16:47:03 +07:00
|
|
|
* @is_v13: set if hdmi version 13 is.
|
2012-04-23 17:35:47 +07:00
|
|
|
* @cfg_hpd: function pointer to configure hdmi hotplug detection pin
|
|
|
|
* @get_hpd: function pointer to get value of hdmi hotplug detection pin
|
drm/exynos: added hdmi display support
This patch is hdmi display support for exynos drm driver.
There is already v4l2 based exynos hdmi driver in drivers/media/video/s5p-tv
and some low level code is already in s5p-tv and even headers for register
define are almost same. but in this patch, we decide not to consider separated
common code with s5p-tv.
Exynos HDMI is composed of 5 blocks, mixer, vp, hdmi, hdmiphy and ddc.
1. mixer. The piece of hardware responsible for mixing and blending multiple
data inputs before passing it to an output device. The mixer is capable of
handling up to three image layers. One is the output of VP. Other two are
images in RGB format. The blending factor, and layers' priority are controlled
by mixer's registers. The output is passed to HDMI.
2. vp (video processor). It is used for processing of NV12/NV21 data. An image
stored in RAM is accessed by DMA. The output in YCbCr444 format is send to
mixer.
3. hdmi. The piece of HW responsible for generation of HDMI packets. It takes
pixel data from mixer and transforms it into data frames. The output is send
to HDMIPHY interface.
4. hdmiphy. Physical interface for HDMI. Its duties are sending HDMI packets to
HDMI connector. Basically, it contains a PLL that produces source clock for
mixer, vp and hdmi.
5. ddc (display data channel). It is dedicated i2c channel to exchange display
information as edid with display monitor.
With plane support, exynos hdmi driver fully supports two mixer layes and vp
layer. Also vp layer supports multi buffer plane pixel formats having non
contigus memory spaces.
In exynos drm driver, common drm_hdmi driver to interface with drm framework
has opertion pointers for mixer and hdmi. this drm_hdmi driver is registered as
sub driver of exynos_drm. hdmi has hdmiphy and ddc i2c clients and controls
them. mixer controls all overlay layers in both mixer and vp.
Vblank interrupts for hdmi are handled by mixer internally because drm
framework cannot support multiple irq id. And pipe number is used to check
which display device irq happens.
History
v2: this version
- drm plane feature support to handle overlay layers.
- multi buffer plane pixel format support for vp layer.
- vp layer support
RFCv1: original
- at https://lkml.org/lkml/2011/11/4/164
Signed-off-by: Seung-Woo Kim <sw0312.kim@samsung.com>
Signed-off-by: Inki Dae <inki.dae@samsung.com>
Signed-off-by: Joonyoung Shim <jy0922.shim@samsung.com>
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
2011-12-21 15:39:39 +07:00
|
|
|
*/
|
|
|
|
struct exynos_drm_hdmi_pdata {
|
2012-04-23 17:35:47 +07:00
|
|
|
bool is_v13;
|
|
|
|
void (*cfg_hpd)(bool external);
|
|
|
|
int (*get_hpd)(void);
|
drm/exynos: added hdmi display support
This patch is hdmi display support for exynos drm driver.
There is already v4l2 based exynos hdmi driver in drivers/media/video/s5p-tv
and some low level code is already in s5p-tv and even headers for register
define are almost same. but in this patch, we decide not to consider separated
common code with s5p-tv.
Exynos HDMI is composed of 5 blocks, mixer, vp, hdmi, hdmiphy and ddc.
1. mixer. The piece of hardware responsible for mixing and blending multiple
data inputs before passing it to an output device. The mixer is capable of
handling up to three image layers. One is the output of VP. Other two are
images in RGB format. The blending factor, and layers' priority are controlled
by mixer's registers. The output is passed to HDMI.
2. vp (video processor). It is used for processing of NV12/NV21 data. An image
stored in RAM is accessed by DMA. The output in YCbCr444 format is send to
mixer.
3. hdmi. The piece of HW responsible for generation of HDMI packets. It takes
pixel data from mixer and transforms it into data frames. The output is send
to HDMIPHY interface.
4. hdmiphy. Physical interface for HDMI. Its duties are sending HDMI packets to
HDMI connector. Basically, it contains a PLL that produces source clock for
mixer, vp and hdmi.
5. ddc (display data channel). It is dedicated i2c channel to exchange display
information as edid with display monitor.
With plane support, exynos hdmi driver fully supports two mixer layes and vp
layer. Also vp layer supports multi buffer plane pixel formats having non
contigus memory spaces.
In exynos drm driver, common drm_hdmi driver to interface with drm framework
has opertion pointers for mixer and hdmi. this drm_hdmi driver is registered as
sub driver of exynos_drm. hdmi has hdmiphy and ddc i2c clients and controls
them. mixer controls all overlay layers in both mixer and vp.
Vblank interrupts for hdmi are handled by mixer internally because drm
framework cannot support multiple irq id. And pipe number is used to check
which display device irq happens.
History
v2: this version
- drm plane feature support to handle overlay layers.
- multi buffer plane pixel format support for vp layer.
- vp layer support
RFCv1: original
- at https://lkml.org/lkml/2011/11/4/164
Signed-off-by: Seung-Woo Kim <sw0312.kim@samsung.com>
Signed-off-by: Inki Dae <inki.dae@samsung.com>
Signed-off-by: Joonyoung Shim <jy0922.shim@samsung.com>
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
2011-12-21 15:39:39 +07:00
|
|
|
};
|
|
|
|
|
2012-02-15 08:23:33 +07:00
|
|
|
#endif /* __KERNEL__ */
|
|
|
|
#endif /* _EXYNOS_DRM_H_ */
|