2015-08-20 09:19:49 +07:00
|
|
|
Device Tree bindings for Freescale DCU DRM Driver
|
|
|
|
|
|
|
|
Required properties:
|
|
|
|
- compatible: Should be one of
|
|
|
|
* "fsl,ls1021a-dcu".
|
|
|
|
* "fsl,vf610-dcu".
|
|
|
|
|
|
|
|
- reg: Address and length of the register set for dcu.
|
2016-03-23 05:45:29 +07:00
|
|
|
- clocks: Handle to "dcu" and "pix" clock (in the order below)
|
|
|
|
This can be the same clock (e.g. LS1021a)
|
|
|
|
See ../clocks/clock-bindings.txt for details.
|
|
|
|
- clock-names: Should be "dcu" and "pix"
|
|
|
|
See ../clocks/clock-bindings.txt for details.
|
2015-08-20 09:19:49 +07:00
|
|
|
- big-endian Boolean property, LS1021A DCU registers are big-endian.
|
2016-07-15 13:53:37 +07:00
|
|
|
- port Video port for the panel output
|
2015-08-20 09:19:49 +07:00
|
|
|
|
2015-12-03 05:39:40 +07:00
|
|
|
Optional properties:
|
|
|
|
- fsl,tcon: The phandle to the timing controller node.
|
|
|
|
|
2015-08-20 09:19:49 +07:00
|
|
|
Examples:
|
|
|
|
dcu: dcu@2ce0000 {
|
|
|
|
compatible = "fsl,ls1021a-dcu";
|
|
|
|
reg = <0x0 0x2ce0000 0x0 0x10000>;
|
2016-03-23 05:45:29 +07:00
|
|
|
clocks = <&platform_clk 0>, <&platform_clk 0>;
|
|
|
|
clock-names = "dcu", "pix";
|
2015-08-20 09:19:49 +07:00
|
|
|
big-endian;
|
2015-12-03 05:39:40 +07:00
|
|
|
fsl,tcon = <&tcon>;
|
2016-07-15 13:53:37 +07:00
|
|
|
|
|
|
|
port {
|
|
|
|
dcu_out: endpoint {
|
|
|
|
remote-endpoint = <&panel_out>;
|
|
|
|
};
|
|
|
|
};
|
2015-08-20 09:19:49 +07:00
|
|
|
};
|