License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 21:07:57 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2008-02-03 20:06:26 +07:00
|
|
|
#ifndef _LINUX_DMA_MAPPING_H
|
|
|
|
#define _LINUX_DMA_MAPPING_H
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2015-11-07 07:32:51 +07:00
|
|
|
#include <linux/sizes.h>
|
2011-11-03 03:39:33 +07:00
|
|
|
#include <linux/string.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/err.h>
|
2016-01-21 06:02:05 +07:00
|
|
|
#include <linux/dma-debug.h>
|
2011-06-16 18:01:34 +07:00
|
|
|
#include <linux/dma-direction.h>
|
2009-01-05 21:59:01 +07:00
|
|
|
#include <linux/scatterlist.h>
|
2016-01-21 06:02:05 +07:00
|
|
|
#include <linux/bug.h>
|
2017-07-18 04:10:22 +07:00
|
|
|
#include <linux/mem_encrypt.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2016-08-04 03:46:00 +07:00
|
|
|
/**
|
|
|
|
* List of possible attributes associated with a DMA mapping. The semantics
|
|
|
|
* of each attribute should be defined in Documentation/DMA-attributes.txt.
|
|
|
|
*
|
|
|
|
* DMA_ATTR_WRITE_BARRIER: DMA to a memory region with this attribute
|
|
|
|
* forces all pending DMA writes to complete.
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_WRITE_BARRIER (1UL << 0)
|
|
|
|
/*
|
|
|
|
* DMA_ATTR_WEAK_ORDERING: Specifies that reads and writes to the mapping
|
|
|
|
* may be weakly ordered, that is that reads and writes may pass each other.
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_WEAK_ORDERING (1UL << 1)
|
|
|
|
/*
|
|
|
|
* DMA_ATTR_WRITE_COMBINE: Specifies that writes to the mapping may be
|
|
|
|
* buffered to improve performance.
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_WRITE_COMBINE (1UL << 2)
|
|
|
|
/*
|
|
|
|
* DMA_ATTR_NON_CONSISTENT: Lets the platform to choose to return either
|
|
|
|
* consistent or non-consistent memory as it sees fit.
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_NON_CONSISTENT (1UL << 3)
|
|
|
|
/*
|
|
|
|
* DMA_ATTR_NO_KERNEL_MAPPING: Lets the platform to avoid creating a kernel
|
|
|
|
* virtual mapping for the allocated buffer.
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_NO_KERNEL_MAPPING (1UL << 4)
|
|
|
|
/*
|
|
|
|
* DMA_ATTR_SKIP_CPU_SYNC: Allows platform code to skip synchronization of
|
|
|
|
* the CPU cache for the given buffer assuming that it has been already
|
|
|
|
* transferred to 'device' domain.
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_SKIP_CPU_SYNC (1UL << 5)
|
|
|
|
/*
|
|
|
|
* DMA_ATTR_FORCE_CONTIGUOUS: Forces contiguous allocation of the buffer
|
|
|
|
* in physical memory.
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_FORCE_CONTIGUOUS (1UL << 6)
|
|
|
|
/*
|
|
|
|
* DMA_ATTR_ALLOC_SINGLE_PAGES: This is a hint to the DMA-mapping subsystem
|
|
|
|
* that it's probably not worth the time to try to allocate memory to in a way
|
|
|
|
* that gives better TLB efficiency.
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_ALLOC_SINGLE_PAGES (1UL << 7)
|
2016-10-12 03:54:14 +07:00
|
|
|
/*
|
|
|
|
* DMA_ATTR_NO_WARN: This tells the DMA-mapping subsystem to suppress
|
|
|
|
* allocation failure reports (similarly to __GFP_NOWARN).
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_NO_WARN (1UL << 8)
|
2016-08-04 03:46:00 +07:00
|
|
|
|
2017-01-06 20:28:11 +07:00
|
|
|
/*
|
|
|
|
* DMA_ATTR_PRIVILEGED: used to indicate that the buffer is fully
|
|
|
|
* accessible at an elevated privilege level (and ideally inaccessible or
|
|
|
|
* at least read-only at lesser-privileged levels).
|
|
|
|
*/
|
|
|
|
#define DMA_ATTR_PRIVILEGED (1UL << 9)
|
|
|
|
|
2014-05-01 00:20:53 +07:00
|
|
|
/*
|
|
|
|
* A dma_addr_t can hold any valid DMA or bus address for the platform.
|
|
|
|
* It can be given to a device to use as a DMA source or target. A CPU cannot
|
|
|
|
* reference a dma_addr_t directly because there may be translation between
|
|
|
|
* its physical address space and the bus address space.
|
|
|
|
*/
|
2009-01-05 21:59:01 +07:00
|
|
|
struct dma_map_ops {
|
2012-03-28 21:36:27 +07:00
|
|
|
void* (*alloc)(struct device *dev, size_t size,
|
|
|
|
dma_addr_t *dma_handle, gfp_t gfp,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs);
|
2012-03-28 21:36:27 +07:00
|
|
|
void (*free)(struct device *dev, size_t size,
|
|
|
|
void *vaddr, dma_addr_t dma_handle,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs);
|
2011-12-21 22:55:33 +07:00
|
|
|
int (*mmap)(struct device *, struct vm_area_struct *,
|
2016-08-04 03:46:00 +07:00
|
|
|
void *, dma_addr_t, size_t,
|
|
|
|
unsigned long attrs);
|
2011-12-21 22:55:33 +07:00
|
|
|
|
2012-06-13 15:05:52 +07:00
|
|
|
int (*get_sgtable)(struct device *dev, struct sg_table *sgt, void *,
|
2016-08-04 03:46:00 +07:00
|
|
|
dma_addr_t, size_t, unsigned long attrs);
|
2012-06-13 15:05:52 +07:00
|
|
|
|
2009-01-05 21:59:01 +07:00
|
|
|
dma_addr_t (*map_page)(struct device *dev, struct page *page,
|
|
|
|
unsigned long offset, size_t size,
|
|
|
|
enum dma_data_direction dir,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs);
|
2009-01-05 21:59:01 +07:00
|
|
|
void (*unmap_page)(struct device *dev, dma_addr_t dma_handle,
|
|
|
|
size_t size, enum dma_data_direction dir,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs);
|
2015-02-11 19:53:15 +07:00
|
|
|
/*
|
|
|
|
* map_sg returns 0 on error and a value > 0 on success.
|
|
|
|
* It should never return a value < 0.
|
|
|
|
*/
|
2009-01-05 21:59:01 +07:00
|
|
|
int (*map_sg)(struct device *dev, struct scatterlist *sg,
|
|
|
|
int nents, enum dma_data_direction dir,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs);
|
2009-01-05 21:59:01 +07:00
|
|
|
void (*unmap_sg)(struct device *dev,
|
|
|
|
struct scatterlist *sg, int nents,
|
|
|
|
enum dma_data_direction dir,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs);
|
2016-08-10 18:22:14 +07:00
|
|
|
dma_addr_t (*map_resource)(struct device *dev, phys_addr_t phys_addr,
|
|
|
|
size_t size, enum dma_data_direction dir,
|
|
|
|
unsigned long attrs);
|
|
|
|
void (*unmap_resource)(struct device *dev, dma_addr_t dma_handle,
|
|
|
|
size_t size, enum dma_data_direction dir,
|
|
|
|
unsigned long attrs);
|
2009-01-05 21:59:01 +07:00
|
|
|
void (*sync_single_for_cpu)(struct device *dev,
|
|
|
|
dma_addr_t dma_handle, size_t size,
|
|
|
|
enum dma_data_direction dir);
|
|
|
|
void (*sync_single_for_device)(struct device *dev,
|
|
|
|
dma_addr_t dma_handle, size_t size,
|
|
|
|
enum dma_data_direction dir);
|
|
|
|
void (*sync_sg_for_cpu)(struct device *dev,
|
|
|
|
struct scatterlist *sg, int nents,
|
|
|
|
enum dma_data_direction dir);
|
|
|
|
void (*sync_sg_for_device)(struct device *dev,
|
|
|
|
struct scatterlist *sg, int nents,
|
|
|
|
enum dma_data_direction dir);
|
2017-08-27 15:37:15 +07:00
|
|
|
void (*cache_sync)(struct device *dev, void *vaddr, size_t size,
|
|
|
|
enum dma_data_direction direction);
|
2009-01-05 21:59:01 +07:00
|
|
|
int (*mapping_error)(struct device *dev, dma_addr_t dma_addr);
|
|
|
|
int (*dma_supported)(struct device *dev, u64 mask);
|
2011-06-24 16:05:23 +07:00
|
|
|
u64 (*get_required_mask)(struct device *dev);
|
2009-01-05 21:59:01 +07:00
|
|
|
};
|
|
|
|
|
2018-01-09 22:30:23 +07:00
|
|
|
extern const struct dma_map_ops dma_direct_ops;
|
2017-01-21 04:04:07 +07:00
|
|
|
extern const struct dma_map_ops dma_virt_ops;
|
2016-02-03 12:46:32 +07:00
|
|
|
|
2007-10-18 17:05:07 +07:00
|
|
|
#define DMA_BIT_MASK(n) (((n) == 64) ? ~0ULL : ((1ULL<<(n))-1))
|
2007-10-18 17:05:06 +07:00
|
|
|
|
2007-10-16 15:23:55 +07:00
|
|
|
#define DMA_MASK_NONE 0x0ULL
|
|
|
|
|
2006-09-29 15:59:48 +07:00
|
|
|
static inline int valid_dma_direction(int dma_direction)
|
|
|
|
{
|
|
|
|
return ((dma_direction == DMA_BIDIRECTIONAL) ||
|
|
|
|
(dma_direction == DMA_TO_DEVICE) ||
|
|
|
|
(dma_direction == DMA_FROM_DEVICE));
|
|
|
|
}
|
|
|
|
|
2007-10-16 15:23:55 +07:00
|
|
|
static inline int is_device_dma_capable(struct device *dev)
|
|
|
|
{
|
|
|
|
return dev->dma_mask != NULL && *dev->dma_mask != DMA_MASK_NONE;
|
|
|
|
}
|
|
|
|
|
2016-01-21 06:02:09 +07:00
|
|
|
#ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT
|
|
|
|
/*
|
|
|
|
* These three functions are only for dma allocator.
|
|
|
|
* Don't use them in device drivers.
|
|
|
|
*/
|
2017-07-20 17:19:58 +07:00
|
|
|
int dma_alloc_from_dev_coherent(struct device *dev, ssize_t size,
|
2016-01-21 06:02:09 +07:00
|
|
|
dma_addr_t *dma_handle, void **ret);
|
2017-07-20 17:19:58 +07:00
|
|
|
int dma_release_from_dev_coherent(struct device *dev, int order, void *vaddr);
|
2016-01-21 06:02:09 +07:00
|
|
|
|
2017-07-20 17:19:58 +07:00
|
|
|
int dma_mmap_from_dev_coherent(struct device *dev, struct vm_area_struct *vma,
|
2016-01-21 06:02:09 +07:00
|
|
|
void *cpu_addr, size_t size, int *ret);
|
2017-07-20 17:19:58 +07:00
|
|
|
|
|
|
|
void *dma_alloc_from_global_coherent(ssize_t size, dma_addr_t *dma_handle);
|
|
|
|
int dma_release_from_global_coherent(int order, void *vaddr);
|
|
|
|
int dma_mmap_from_global_coherent(struct vm_area_struct *vma, void *cpu_addr,
|
|
|
|
size_t size, int *ret);
|
|
|
|
|
2016-01-21 06:02:09 +07:00
|
|
|
#else
|
2017-07-20 17:19:58 +07:00
|
|
|
#define dma_alloc_from_dev_coherent(dev, size, handle, ret) (0)
|
|
|
|
#define dma_release_from_dev_coherent(dev, order, vaddr) (0)
|
|
|
|
#define dma_mmap_from_dev_coherent(dev, vma, vaddr, order, ret) (0)
|
|
|
|
|
|
|
|
static inline void *dma_alloc_from_global_coherent(ssize_t size,
|
|
|
|
dma_addr_t *dma_handle)
|
|
|
|
{
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int dma_release_from_global_coherent(int order, void *vaddr)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int dma_mmap_from_global_coherent(struct vm_area_struct *vma,
|
|
|
|
void *cpu_addr, size_t size,
|
|
|
|
int *ret)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2016-01-21 06:02:09 +07:00
|
|
|
#endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */
|
|
|
|
|
2007-07-16 13:40:26 +07:00
|
|
|
#ifdef CONFIG_HAS_DMA
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <asm/dma-mapping.h>
|
2017-01-21 04:04:04 +07:00
|
|
|
static inline const struct dma_map_ops *get_dma_ops(struct device *dev)
|
|
|
|
{
|
|
|
|
if (dev && dev->dma_ops)
|
|
|
|
return dev->dma_ops;
|
|
|
|
return get_arch_dma_ops(dev ? dev->bus : NULL);
|
|
|
|
}
|
|
|
|
|
2017-01-21 04:04:03 +07:00
|
|
|
static inline void set_dma_ops(struct device *dev,
|
|
|
|
const struct dma_map_ops *dma_ops)
|
|
|
|
{
|
|
|
|
dev->dma_ops = dma_ops;
|
|
|
|
}
|
2007-07-16 13:40:26 +07:00
|
|
|
#else
|
2016-01-21 06:02:05 +07:00
|
|
|
/*
|
2018-03-16 20:25:40 +07:00
|
|
|
* Define the dma api to allow compilation of dma dependent code.
|
|
|
|
* Code that depends on the dma-mapping API needs to set 'depends on HAS_DMA'
|
|
|
|
* in its Kconfig, unless it already depends on <something> || COMPILE_TEST,
|
|
|
|
* where <something> guarantuees the availability of the dma-mapping API.
|
2016-01-21 06:02:05 +07:00
|
|
|
*/
|
2017-01-21 04:04:01 +07:00
|
|
|
static inline const struct dma_map_ops *get_dma_ops(struct device *dev)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2018-03-16 20:25:40 +07:00
|
|
|
return NULL;
|
2016-01-21 06:02:05 +07:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static inline dma_addr_t dma_map_single_attrs(struct device *dev, void *ptr,
|
|
|
|
size_t size,
|
|
|
|
enum dma_data_direction dir,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
dma_addr_t addr;
|
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
2018-10-08 14:20:07 +07:00
|
|
|
debug_dma_map_single(dev, ptr, size);
|
2016-01-21 06:02:05 +07:00
|
|
|
addr = ops->map_page(dev, virt_to_page(ptr),
|
2016-01-21 06:02:12 +07:00
|
|
|
offset_in_page(ptr), size,
|
2016-01-21 06:02:05 +07:00
|
|
|
dir, attrs);
|
|
|
|
debug_dma_map_page(dev, virt_to_page(ptr),
|
2016-01-21 06:02:12 +07:00
|
|
|
offset_in_page(ptr), size,
|
2016-01-21 06:02:05 +07:00
|
|
|
dir, addr, true);
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dma_unmap_single_attrs(struct device *dev, dma_addr_t addr,
|
|
|
|
size_t size,
|
|
|
|
enum dma_data_direction dir,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->unmap_page)
|
|
|
|
ops->unmap_page(dev, addr, size, dir, attrs);
|
|
|
|
debug_dma_unmap_page(dev, addr, size, dir, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_maps_sg_attrs returns 0 on error and > 0 on success.
|
|
|
|
* It should never return a value < 0.
|
|
|
|
*/
|
|
|
|
static inline int dma_map_sg_attrs(struct device *dev, struct scatterlist *sg,
|
|
|
|
int nents, enum dma_data_direction dir,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2017-11-16 08:35:51 +07:00
|
|
|
int ents;
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
ents = ops->map_sg(dev, sg, nents, dir, attrs);
|
|
|
|
BUG_ON(ents < 0);
|
|
|
|
debug_dma_map_sg(dev, sg, nents, ents, dir);
|
|
|
|
|
|
|
|
return ents;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dma_unmap_sg_attrs(struct device *dev, struct scatterlist *sg,
|
|
|
|
int nents, enum dma_data_direction dir,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
debug_dma_unmap_sg(dev, sg, nents, dir);
|
|
|
|
if (ops->unmap_sg)
|
|
|
|
ops->unmap_sg(dev, sg, nents, dir, attrs);
|
|
|
|
}
|
|
|
|
|
2016-12-15 06:05:23 +07:00
|
|
|
static inline dma_addr_t dma_map_page_attrs(struct device *dev,
|
|
|
|
struct page *page,
|
|
|
|
size_t offset, size_t size,
|
|
|
|
enum dma_data_direction dir,
|
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
dma_addr_t addr;
|
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
2016-12-15 06:05:23 +07:00
|
|
|
addr = ops->map_page(dev, page, offset, size, dir, attrs);
|
2016-01-21 06:02:05 +07:00
|
|
|
debug_dma_map_page(dev, page, offset, size, dir, addr, false);
|
|
|
|
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
2016-12-15 06:05:23 +07:00
|
|
|
static inline void dma_unmap_page_attrs(struct device *dev,
|
|
|
|
dma_addr_t addr, size_t size,
|
|
|
|
enum dma_data_direction dir,
|
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->unmap_page)
|
2016-12-15 06:05:23 +07:00
|
|
|
ops->unmap_page(dev, addr, size, dir, attrs);
|
2016-01-21 06:02:05 +07:00
|
|
|
debug_dma_unmap_page(dev, addr, size, dir, false);
|
|
|
|
}
|
|
|
|
|
2016-08-10 18:22:16 +07:00
|
|
|
static inline dma_addr_t dma_map_resource(struct device *dev,
|
|
|
|
phys_addr_t phys_addr,
|
|
|
|
size_t size,
|
|
|
|
enum dma_data_direction dir,
|
|
|
|
unsigned long attrs)
|
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-08-10 18:22:16 +07:00
|
|
|
dma_addr_t addr;
|
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
|
|
|
|
/* Don't allow RAM to be mapped */
|
2016-09-29 17:02:40 +07:00
|
|
|
BUG_ON(pfn_valid(PHYS_PFN(phys_addr)));
|
2016-08-10 18:22:16 +07:00
|
|
|
|
|
|
|
addr = phys_addr;
|
|
|
|
if (ops->map_resource)
|
|
|
|
addr = ops->map_resource(dev, phys_addr, size, dir, attrs);
|
|
|
|
|
|
|
|
debug_dma_map_resource(dev, phys_addr, size, dir, addr);
|
|
|
|
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dma_unmap_resource(struct device *dev, dma_addr_t addr,
|
|
|
|
size_t size, enum dma_data_direction dir,
|
|
|
|
unsigned long attrs)
|
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-08-10 18:22:16 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->unmap_resource)
|
|
|
|
ops->unmap_resource(dev, addr, size, dir, attrs);
|
|
|
|
debug_dma_unmap_resource(dev, addr, size, dir);
|
|
|
|
}
|
|
|
|
|
2016-01-21 06:02:05 +07:00
|
|
|
static inline void dma_sync_single_for_cpu(struct device *dev, dma_addr_t addr,
|
|
|
|
size_t size,
|
|
|
|
enum dma_data_direction dir)
|
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->sync_single_for_cpu)
|
|
|
|
ops->sync_single_for_cpu(dev, addr, size, dir);
|
|
|
|
debug_dma_sync_single_for_cpu(dev, addr, size, dir);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dma_sync_single_for_device(struct device *dev,
|
|
|
|
dma_addr_t addr, size_t size,
|
|
|
|
enum dma_data_direction dir)
|
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->sync_single_for_device)
|
|
|
|
ops->sync_single_for_device(dev, addr, size, dir);
|
|
|
|
debug_dma_sync_single_for_device(dev, addr, size, dir);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dma_sync_single_range_for_cpu(struct device *dev,
|
|
|
|
dma_addr_t addr,
|
|
|
|
unsigned long offset,
|
|
|
|
size_t size,
|
|
|
|
enum dma_data_direction dir)
|
|
|
|
{
|
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->sync_single_for_cpu)
|
|
|
|
ops->sync_single_for_cpu(dev, addr + offset, size, dir);
|
|
|
|
debug_dma_sync_single_range_for_cpu(dev, addr, offset, size, dir);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dma_sync_single_range_for_device(struct device *dev,
|
|
|
|
dma_addr_t addr,
|
|
|
|
unsigned long offset,
|
|
|
|
size_t size,
|
|
|
|
enum dma_data_direction dir)
|
|
|
|
{
|
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->sync_single_for_device)
|
|
|
|
ops->sync_single_for_device(dev, addr + offset, size, dir);
|
|
|
|
debug_dma_sync_single_range_for_device(dev, addr, offset, size, dir);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
dma_sync_sg_for_cpu(struct device *dev, struct scatterlist *sg,
|
|
|
|
int nelems, enum dma_data_direction dir)
|
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->sync_sg_for_cpu)
|
|
|
|
ops->sync_sg_for_cpu(dev, sg, nelems, dir);
|
|
|
|
debug_dma_sync_sg_for_cpu(dev, sg, nelems, dir);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
dma_sync_sg_for_device(struct device *dev, struct scatterlist *sg,
|
|
|
|
int nelems, enum dma_data_direction dir)
|
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->sync_sg_for_device)
|
|
|
|
ops->sync_sg_for_device(dev, sg, nelems, dir);
|
|
|
|
debug_dma_sync_sg_for_device(dev, sg, nelems, dir);
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2016-08-04 03:46:00 +07:00
|
|
|
#define dma_map_single(d, a, s, r) dma_map_single_attrs(d, a, s, r, 0)
|
|
|
|
#define dma_unmap_single(d, a, s, r) dma_unmap_single_attrs(d, a, s, r, 0)
|
|
|
|
#define dma_map_sg(d, s, n, r) dma_map_sg_attrs(d, s, n, r, 0)
|
|
|
|
#define dma_unmap_sg(d, s, n, r) dma_unmap_sg_attrs(d, s, n, r, 0)
|
2016-12-15 06:05:23 +07:00
|
|
|
#define dma_map_page(d, p, o, s, r) dma_map_page_attrs(d, p, o, s, r, 0)
|
|
|
|
#define dma_unmap_page(d, a, s, r) dma_unmap_page_attrs(d, a, s, r, 0)
|
2016-01-21 06:02:05 +07:00
|
|
|
|
2017-08-27 15:37:15 +07:00
|
|
|
static inline void
|
|
|
|
dma_cache_sync(struct device *dev, void *vaddr, size_t size,
|
|
|
|
enum dma_data_direction dir)
|
|
|
|
{
|
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
|
|
|
|
|
|
|
BUG_ON(!valid_dma_direction(dir));
|
|
|
|
if (ops->cache_sync)
|
|
|
|
ops->cache_sync(dev, vaddr, size, dir);
|
|
|
|
}
|
|
|
|
|
2016-01-21 06:02:05 +07:00
|
|
|
extern int dma_common_mmap(struct device *dev, struct vm_area_struct *vma,
|
2018-09-11 13:55:28 +07:00
|
|
|
void *cpu_addr, dma_addr_t dma_addr, size_t size,
|
|
|
|
unsigned long attrs);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
void *dma_common_contiguous_remap(struct page *page, size_t size,
|
|
|
|
unsigned long vm_flags,
|
|
|
|
pgprot_t prot, const void *caller);
|
|
|
|
|
|
|
|
void *dma_common_pages_remap(struct page **pages, size_t size,
|
|
|
|
unsigned long vm_flags, pgprot_t prot,
|
|
|
|
const void *caller);
|
|
|
|
void dma_common_free_remap(void *cpu_addr, size_t size, unsigned long vm_flags);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* dma_mmap_attrs - map a coherent DMA allocation into user space
|
|
|
|
* @dev: valid struct device pointer, or NULL for ISA and EISA-like devices
|
|
|
|
* @vma: vm_area_struct describing requested user mapping
|
|
|
|
* @cpu_addr: kernel CPU-view address returned from dma_alloc_attrs
|
|
|
|
* @handle: device-view address returned from dma_alloc_attrs
|
|
|
|
* @size: size of memory originally requested in dma_alloc_attrs
|
|
|
|
* @attrs: attributes of mapping properties requested in dma_alloc_attrs
|
|
|
|
*
|
|
|
|
* Map a coherent DMA buffer previously allocated by dma_alloc_attrs
|
|
|
|
* into user space. The coherent DMA buffer must not be freed by the
|
|
|
|
* driver until the user space mapping has been released.
|
|
|
|
*/
|
|
|
|
static inline int
|
|
|
|
dma_mmap_attrs(struct device *dev, struct vm_area_struct *vma, void *cpu_addr,
|
2016-08-04 03:46:00 +07:00
|
|
|
dma_addr_t dma_addr, size_t size, unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
BUG_ON(!ops);
|
|
|
|
if (ops->mmap)
|
|
|
|
return ops->mmap(dev, vma, cpu_addr, dma_addr, size, attrs);
|
2018-09-11 13:55:28 +07:00
|
|
|
return dma_common_mmap(dev, vma, cpu_addr, dma_addr, size, attrs);
|
2016-01-21 06:02:05 +07:00
|
|
|
}
|
|
|
|
|
2016-08-04 03:46:00 +07:00
|
|
|
#define dma_mmap_coherent(d, v, c, h, s) dma_mmap_attrs(d, v, c, h, s, 0)
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
int
|
2018-08-23 14:39:38 +07:00
|
|
|
dma_common_get_sgtable(struct device *dev, struct sg_table *sgt, void *cpu_addr,
|
|
|
|
dma_addr_t dma_addr, size_t size, unsigned long attrs);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
static inline int
|
|
|
|
dma_get_sgtable_attrs(struct device *dev, struct sg_table *sgt, void *cpu_addr,
|
2016-08-04 03:46:00 +07:00
|
|
|
dma_addr_t dma_addr, size_t size,
|
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
BUG_ON(!ops);
|
|
|
|
if (ops->get_sgtable)
|
|
|
|
return ops->get_sgtable(dev, sgt, cpu_addr, dma_addr, size,
|
|
|
|
attrs);
|
2018-08-23 14:39:38 +07:00
|
|
|
return dma_common_get_sgtable(dev, sgt, cpu_addr, dma_addr, size,
|
|
|
|
attrs);
|
2016-01-21 06:02:05 +07:00
|
|
|
}
|
|
|
|
|
2016-08-04 03:46:00 +07:00
|
|
|
#define dma_get_sgtable(d, t, v, h, s) dma_get_sgtable_attrs(d, t, v, h, s, 0)
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
#ifndef arch_dma_alloc_attrs
|
2018-05-25 12:00:00 +07:00
|
|
|
#define arch_dma_alloc_attrs(dev) (true)
|
2016-01-21 06:02:05 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
static inline void *dma_alloc_attrs(struct device *dev, size_t size,
|
|
|
|
dma_addr_t *dma_handle, gfp_t flag,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
void *cpu_addr;
|
|
|
|
|
|
|
|
BUG_ON(!ops);
|
2017-12-22 20:50:47 +07:00
|
|
|
WARN_ON_ONCE(dev && !dev->coherent_dma_mask);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
2017-07-20 17:19:58 +07:00
|
|
|
if (dma_alloc_from_dev_coherent(dev, size, dma_handle, &cpu_addr))
|
2016-01-21 06:02:05 +07:00
|
|
|
return cpu_addr;
|
|
|
|
|
2018-03-28 20:35:35 +07:00
|
|
|
/* let the implementation decide on the zone to allocate from: */
|
|
|
|
flag &= ~(__GFP_DMA | __GFP_DMA32 | __GFP_HIGHMEM);
|
2017-12-22 22:05:15 +07:00
|
|
|
|
2018-05-25 12:00:00 +07:00
|
|
|
if (!arch_dma_alloc_attrs(&dev))
|
2016-01-21 06:02:05 +07:00
|
|
|
return NULL;
|
|
|
|
if (!ops->alloc)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
cpu_addr = ops->alloc(dev, size, dma_handle, flag, attrs);
|
|
|
|
debug_dma_alloc_coherent(dev, size, *dma_handle, cpu_addr);
|
|
|
|
return cpu_addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dma_free_attrs(struct device *dev, size_t size,
|
|
|
|
void *cpu_addr, dma_addr_t dma_handle,
|
2016-08-04 03:46:00 +07:00
|
|
|
unsigned long attrs)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
BUG_ON(!ops);
|
|
|
|
|
2017-07-20 17:19:58 +07:00
|
|
|
if (dma_release_from_dev_coherent(dev, get_order(size), cpu_addr))
|
2016-01-21 06:02:05 +07:00
|
|
|
return;
|
2018-07-24 04:42:48 +07:00
|
|
|
/*
|
|
|
|
* On non-coherent platforms which implement DMA-coherent buffers via
|
|
|
|
* non-cacheable remaps, ops->free() may call vunmap(). Thus getting
|
|
|
|
* this far in IRQ context is a) at risk of a BUG_ON() or trying to
|
|
|
|
* sleep on some machines, and b) an indication that the driver is
|
|
|
|
* probably misusing the coherent API anyway.
|
|
|
|
*/
|
|
|
|
WARN_ON(irqs_disabled());
|
2016-01-21 06:02:05 +07:00
|
|
|
|
2016-03-10 05:08:38 +07:00
|
|
|
if (!ops->free || !cpu_addr)
|
2016-01-21 06:02:05 +07:00
|
|
|
return;
|
|
|
|
|
|
|
|
debug_dma_free_coherent(dev, size, cpu_addr, dma_handle);
|
|
|
|
ops->free(dev, size, cpu_addr, dma_handle, attrs);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void *dma_alloc_coherent(struct device *dev, size_t size,
|
2018-09-24 18:06:58 +07:00
|
|
|
dma_addr_t *dma_handle, gfp_t gfp)
|
2016-01-21 06:02:05 +07:00
|
|
|
{
|
2018-09-24 18:06:58 +07:00
|
|
|
|
|
|
|
return dma_alloc_attrs(dev, size, dma_handle, gfp,
|
|
|
|
(gfp & __GFP_NOWARN) ? DMA_ATTR_NO_WARN : 0);
|
2016-01-21 06:02:05 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dma_free_coherent(struct device *dev, size_t size,
|
|
|
|
void *cpu_addr, dma_addr_t dma_handle)
|
|
|
|
{
|
2016-08-04 03:46:00 +07:00
|
|
|
return dma_free_attrs(dev, size, cpu_addr, dma_handle, 0);
|
2016-01-21 06:02:05 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
|
|
|
|
{
|
2017-07-25 00:29:27 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
2017-07-25 00:29:27 +07:00
|
|
|
debug_dma_mapping_error(dev, dma_addr);
|
|
|
|
if (ops->mapping_error)
|
|
|
|
return ops->mapping_error(dev, dma_addr);
|
2016-01-21 06:02:05 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-07-18 04:10:22 +07:00
|
|
|
static inline void dma_check_mask(struct device *dev, u64 mask)
|
|
|
|
{
|
|
|
|
if (sme_active() && (mask < (((u64)sme_get_me_mask() << 1) - 1)))
|
|
|
|
dev_warn(dev, "SME is active, device will require DMA bounce buffers\n");
|
|
|
|
}
|
|
|
|
|
2016-01-21 06:02:05 +07:00
|
|
|
static inline int dma_supported(struct device *dev, u64 mask)
|
|
|
|
{
|
2017-01-21 04:04:01 +07:00
|
|
|
const struct dma_map_ops *ops = get_dma_ops(dev);
|
2016-01-21 06:02:05 +07:00
|
|
|
|
|
|
|
if (!ops)
|
|
|
|
return 0;
|
|
|
|
if (!ops->dma_supported)
|
|
|
|
return 1;
|
|
|
|
return ops->dma_supported(dev, mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifndef HAVE_ARCH_DMA_SET_MASK
|
|
|
|
static inline int dma_set_mask(struct device *dev, u64 mask)
|
|
|
|
{
|
|
|
|
if (!dev->dma_mask || !dma_supported(dev, mask))
|
|
|
|
return -EIO;
|
2017-07-18 04:10:22 +07:00
|
|
|
|
|
|
|
dma_check_mask(dev, mask);
|
|
|
|
|
2016-01-21 06:02:05 +07:00
|
|
|
*dev->dma_mask = mask;
|
|
|
|
return 0;
|
|
|
|
}
|
2007-07-16 13:40:26 +07:00
|
|
|
#endif
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2008-09-12 17:42:34 +07:00
|
|
|
static inline u64 dma_get_mask(struct device *dev)
|
|
|
|
{
|
2008-09-19 00:02:05 +07:00
|
|
|
if (dev && dev->dma_mask && *dev->dma_mask)
|
2008-09-12 17:42:34 +07:00
|
|
|
return *dev->dma_mask;
|
2009-04-07 09:01:15 +07:00
|
|
|
return DMA_BIT_MASK(32);
|
2008-09-12 17:42:34 +07:00
|
|
|
}
|
|
|
|
|
2012-03-21 02:33:01 +07:00
|
|
|
#ifdef CONFIG_ARCH_HAS_DMA_SET_COHERENT_MASK
|
2010-09-23 03:04:55 +07:00
|
|
|
int dma_set_coherent_mask(struct device *dev, u64 mask);
|
|
|
|
#else
|
2010-03-11 06:23:39 +07:00
|
|
|
static inline int dma_set_coherent_mask(struct device *dev, u64 mask)
|
|
|
|
{
|
|
|
|
if (!dma_supported(dev, mask))
|
|
|
|
return -EIO;
|
2017-07-18 04:10:22 +07:00
|
|
|
|
|
|
|
dma_check_mask(dev, mask);
|
|
|
|
|
2010-03-11 06:23:39 +07:00
|
|
|
dev->coherent_dma_mask = mask;
|
|
|
|
return 0;
|
|
|
|
}
|
2010-09-23 03:04:55 +07:00
|
|
|
#endif
|
2010-03-11 06:23:39 +07:00
|
|
|
|
2013-06-26 19:49:44 +07:00
|
|
|
/*
|
|
|
|
* Set both the DMA mask and the coherent DMA mask to the same thing.
|
|
|
|
* Note that we don't check the return value from dma_set_coherent_mask()
|
|
|
|
* as the DMA API guarantees that the coherent DMA mask can be set to
|
|
|
|
* the same or smaller than the streaming DMA mask.
|
|
|
|
*/
|
|
|
|
static inline int dma_set_mask_and_coherent(struct device *dev, u64 mask)
|
|
|
|
{
|
|
|
|
int rc = dma_set_mask(dev, mask);
|
|
|
|
if (rc == 0)
|
|
|
|
dma_set_coherent_mask(dev, mask);
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
2013-06-27 18:21:45 +07:00
|
|
|
/*
|
|
|
|
* Similar to the above, except it deals with the case where the device
|
|
|
|
* does not have dev->dma_mask appropriately setup.
|
|
|
|
*/
|
|
|
|
static inline int dma_coerce_mask_and_coherent(struct device *dev, u64 mask)
|
|
|
|
{
|
|
|
|
dev->dma_mask = &dev->coherent_dma_mask;
|
|
|
|
return dma_set_mask_and_coherent(dev, mask);
|
|
|
|
}
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
extern u64 dma_get_required_mask(struct device *dev);
|
|
|
|
|
2014-08-27 21:49:10 +07:00
|
|
|
#ifndef arch_setup_dma_ops
|
2014-08-27 22:24:20 +07:00
|
|
|
static inline void arch_setup_dma_ops(struct device *dev, u64 dma_base,
|
2016-04-08 00:42:05 +07:00
|
|
|
u64 size, const struct iommu_ops *iommu,
|
2014-08-27 22:24:20 +07:00
|
|
|
bool coherent) { }
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifndef arch_teardown_dma_ops
|
2018-09-26 03:16:55 +07:00
|
|
|
static inline void arch_teardown_dma_ops(struct device *dev) { }
|
2014-04-24 22:30:04 +07:00
|
|
|
#endif
|
|
|
|
|
2008-02-05 13:27:55 +07:00
|
|
|
static inline unsigned int dma_get_max_seg_size(struct device *dev)
|
|
|
|
{
|
2015-11-07 07:32:51 +07:00
|
|
|
if (dev->dma_parms && dev->dma_parms->max_segment_size)
|
|
|
|
return dev->dma_parms->max_segment_size;
|
|
|
|
return SZ_64K;
|
2008-02-05 13:27:55 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline unsigned int dma_set_max_seg_size(struct device *dev,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
if (dev->dma_parms) {
|
|
|
|
dev->dma_parms->max_segment_size = size;
|
|
|
|
return 0;
|
2015-11-07 07:32:51 +07:00
|
|
|
}
|
|
|
|
return -EIO;
|
2008-02-05 13:27:55 +07:00
|
|
|
}
|
|
|
|
|
2008-02-05 13:28:13 +07:00
|
|
|
static inline unsigned long dma_get_seg_boundary(struct device *dev)
|
|
|
|
{
|
2015-11-07 07:32:51 +07:00
|
|
|
if (dev->dma_parms && dev->dma_parms->segment_boundary_mask)
|
|
|
|
return dev->dma_parms->segment_boundary_mask;
|
|
|
|
return DMA_BIT_MASK(32);
|
2008-02-05 13:28:13 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int dma_set_seg_boundary(struct device *dev, unsigned long mask)
|
|
|
|
{
|
|
|
|
if (dev->dma_parms) {
|
|
|
|
dev->dma_parms->segment_boundary_mask = mask;
|
|
|
|
return 0;
|
2015-11-07 07:32:51 +07:00
|
|
|
}
|
|
|
|
return -EIO;
|
2008-02-05 13:28:13 +07:00
|
|
|
}
|
|
|
|
|
2013-07-29 20:18:48 +07:00
|
|
|
#ifndef dma_max_pfn
|
|
|
|
static inline unsigned long dma_max_pfn(struct device *dev)
|
|
|
|
{
|
2017-11-30 22:32:51 +07:00
|
|
|
return (*dev->dma_mask >> PAGE_SHIFT) + dev->dma_pfn_offset;
|
2013-07-29 20:18:48 +07:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-11-03 03:39:33 +07:00
|
|
|
static inline void *dma_zalloc_coherent(struct device *dev, size_t size,
|
|
|
|
dma_addr_t *dma_handle, gfp_t flag)
|
|
|
|
{
|
2013-08-27 12:45:23 +07:00
|
|
|
void *ret = dma_alloc_coherent(dev, size, dma_handle,
|
|
|
|
flag | __GFP_ZERO);
|
2011-11-03 03:39:33 +07:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2010-08-11 08:03:22 +07:00
|
|
|
static inline int dma_get_cache_alignment(void)
|
|
|
|
{
|
|
|
|
#ifdef ARCH_DMA_MINALIGN
|
|
|
|
return ARCH_DMA_MINALIGN;
|
|
|
|
#endif
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* flags for the coherent memory api */
|
2017-08-25 22:13:09 +07:00
|
|
|
#define DMA_MEMORY_EXCLUSIVE 0x01
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2016-01-21 06:02:09 +07:00
|
|
|
#ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT
|
|
|
|
int dma_declare_coherent_memory(struct device *dev, phys_addr_t phys_addr,
|
|
|
|
dma_addr_t device_addr, size_t size, int flags);
|
|
|
|
void dma_release_declared_memory(struct device *dev);
|
|
|
|
void *dma_mark_declared_memory_occupied(struct device *dev,
|
|
|
|
dma_addr_t device_addr, size_t size);
|
|
|
|
#else
|
2005-04-17 05:20:36 +07:00
|
|
|
static inline int
|
2014-05-21 05:54:22 +07:00
|
|
|
dma_declare_coherent_memory(struct device *dev, phys_addr_t phys_addr,
|
2005-04-17 05:20:36 +07:00
|
|
|
dma_addr_t device_addr, size_t size, int flags)
|
|
|
|
{
|
2017-08-25 22:13:09 +07:00
|
|
|
return -ENOSYS;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
dma_release_declared_memory(struct device *dev)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void *
|
|
|
|
dma_mark_declared_memory_occupied(struct device *dev,
|
|
|
|
dma_addr_t device_addr, size_t size)
|
|
|
|
{
|
|
|
|
return ERR_PTR(-EBUSY);
|
|
|
|
}
|
2016-01-21 06:02:09 +07:00
|
|
|
#endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */
|
2005-04-17 05:20:36 +07:00
|
|
|
|
devres: device resource management
Implement device resource management, in short, devres. A device
driver can allocate arbirary size of devres data which is associated
with a release function. On driver detach, release function is
invoked on the devres data, then, devres data is freed.
devreses are typed by associated release functions. Some devreses are
better represented by single instance of the type while others need
multiple instances sharing the same release function. Both usages are
supported.
devreses can be grouped using devres group such that a device driver
can easily release acquired resources halfway through initialization
or selectively release resources (e.g. resources for port 1 out of 4
ports).
This patch adds devres core including documentation and the following
managed interfaces.
* alloc/free : devm_kzalloc(), devm_kzfree()
* IO region : devm_request_region(), devm_release_region()
* IRQ : devm_request_irq(), devm_free_irq()
* DMA : dmam_alloc_coherent(), dmam_free_coherent(),
dmam_declare_coherent_memory(), dmam_pool_create(),
dmam_pool_destroy()
* PCI : pcim_enable_device(), pcim_pin_device(), pci_is_managed()
* iomap : devm_ioport_map(), devm_ioport_unmap(), devm_ioremap(),
devm_ioremap_nocache(), devm_iounmap(), pcim_iomap_table(),
pcim_iomap(), pcim_iounmap()
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-01-20 14:00:26 +07:00
|
|
|
/*
|
|
|
|
* Managed DMA API
|
|
|
|
*/
|
2018-03-16 20:25:41 +07:00
|
|
|
#ifdef CONFIG_HAS_DMA
|
devres: device resource management
Implement device resource management, in short, devres. A device
driver can allocate arbirary size of devres data which is associated
with a release function. On driver detach, release function is
invoked on the devres data, then, devres data is freed.
devreses are typed by associated release functions. Some devreses are
better represented by single instance of the type while others need
multiple instances sharing the same release function. Both usages are
supported.
devreses can be grouped using devres group such that a device driver
can easily release acquired resources halfway through initialization
or selectively release resources (e.g. resources for port 1 out of 4
ports).
This patch adds devres core including documentation and the following
managed interfaces.
* alloc/free : devm_kzalloc(), devm_kzfree()
* IO region : devm_request_region(), devm_release_region()
* IRQ : devm_request_irq(), devm_free_irq()
* DMA : dmam_alloc_coherent(), dmam_free_coherent(),
dmam_declare_coherent_memory(), dmam_pool_create(),
dmam_pool_destroy()
* PCI : pcim_enable_device(), pcim_pin_device(), pci_is_managed()
* iomap : devm_ioport_map(), devm_ioport_unmap(), devm_ioremap(),
devm_ioremap_nocache(), devm_iounmap(), pcim_iomap_table(),
pcim_iomap(), pcim_iounmap()
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-01-20 14:00:26 +07:00
|
|
|
extern void *dmam_alloc_coherent(struct device *dev, size_t size,
|
|
|
|
dma_addr_t *dma_handle, gfp_t gfp);
|
|
|
|
extern void dmam_free_coherent(struct device *dev, size_t size, void *vaddr,
|
|
|
|
dma_addr_t dma_handle);
|
2018-03-16 20:25:41 +07:00
|
|
|
#else /* !CONFIG_HAS_DMA */
|
|
|
|
static inline void *dmam_alloc_coherent(struct device *dev, size_t size,
|
|
|
|
dma_addr_t *dma_handle, gfp_t gfp)
|
|
|
|
{ return NULL; }
|
|
|
|
static inline void dmam_free_coherent(struct device *dev, size_t size,
|
|
|
|
void *vaddr, dma_addr_t dma_handle) { }
|
|
|
|
#endif /* !CONFIG_HAS_DMA */
|
|
|
|
|
2017-06-13 00:15:04 +07:00
|
|
|
extern void *dmam_alloc_attrs(struct device *dev, size_t size,
|
|
|
|
dma_addr_t *dma_handle, gfp_t gfp,
|
|
|
|
unsigned long attrs);
|
2016-01-21 06:02:09 +07:00
|
|
|
#ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT
|
2014-05-21 05:54:22 +07:00
|
|
|
extern int dmam_declare_coherent_memory(struct device *dev,
|
|
|
|
phys_addr_t phys_addr,
|
devres: device resource management
Implement device resource management, in short, devres. A device
driver can allocate arbirary size of devres data which is associated
with a release function. On driver detach, release function is
invoked on the devres data, then, devres data is freed.
devreses are typed by associated release functions. Some devreses are
better represented by single instance of the type while others need
multiple instances sharing the same release function. Both usages are
supported.
devreses can be grouped using devres group such that a device driver
can easily release acquired resources halfway through initialization
or selectively release resources (e.g. resources for port 1 out of 4
ports).
This patch adds devres core including documentation and the following
managed interfaces.
* alloc/free : devm_kzalloc(), devm_kzfree()
* IO region : devm_request_region(), devm_release_region()
* IRQ : devm_request_irq(), devm_free_irq()
* DMA : dmam_alloc_coherent(), dmam_free_coherent(),
dmam_declare_coherent_memory(), dmam_pool_create(),
dmam_pool_destroy()
* PCI : pcim_enable_device(), pcim_pin_device(), pci_is_managed()
* iomap : devm_ioport_map(), devm_ioport_unmap(), devm_ioremap(),
devm_ioremap_nocache(), devm_iounmap(), pcim_iomap_table(),
pcim_iomap(), pcim_iounmap()
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-01-20 14:00:26 +07:00
|
|
|
dma_addr_t device_addr, size_t size,
|
|
|
|
int flags);
|
|
|
|
extern void dmam_release_declared_memory(struct device *dev);
|
2016-01-21 06:02:09 +07:00
|
|
|
#else /* CONFIG_HAVE_GENERIC_DMA_COHERENT */
|
devres: device resource management
Implement device resource management, in short, devres. A device
driver can allocate arbirary size of devres data which is associated
with a release function. On driver detach, release function is
invoked on the devres data, then, devres data is freed.
devreses are typed by associated release functions. Some devreses are
better represented by single instance of the type while others need
multiple instances sharing the same release function. Both usages are
supported.
devreses can be grouped using devres group such that a device driver
can easily release acquired resources halfway through initialization
or selectively release resources (e.g. resources for port 1 out of 4
ports).
This patch adds devres core including documentation and the following
managed interfaces.
* alloc/free : devm_kzalloc(), devm_kzfree()
* IO region : devm_request_region(), devm_release_region()
* IRQ : devm_request_irq(), devm_free_irq()
* DMA : dmam_alloc_coherent(), dmam_free_coherent(),
dmam_declare_coherent_memory(), dmam_pool_create(),
dmam_pool_destroy()
* PCI : pcim_enable_device(), pcim_pin_device(), pci_is_managed()
* iomap : devm_ioport_map(), devm_ioport_unmap(), devm_ioremap(),
devm_ioremap_nocache(), devm_iounmap(), pcim_iomap_table(),
pcim_iomap(), pcim_iounmap()
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-01-20 14:00:26 +07:00
|
|
|
static inline int dmam_declare_coherent_memory(struct device *dev,
|
2014-05-21 05:54:22 +07:00
|
|
|
phys_addr_t phys_addr, dma_addr_t device_addr,
|
devres: device resource management
Implement device resource management, in short, devres. A device
driver can allocate arbirary size of devres data which is associated
with a release function. On driver detach, release function is
invoked on the devres data, then, devres data is freed.
devreses are typed by associated release functions. Some devreses are
better represented by single instance of the type while others need
multiple instances sharing the same release function. Both usages are
supported.
devreses can be grouped using devres group such that a device driver
can easily release acquired resources halfway through initialization
or selectively release resources (e.g. resources for port 1 out of 4
ports).
This patch adds devres core including documentation and the following
managed interfaces.
* alloc/free : devm_kzalloc(), devm_kzfree()
* IO region : devm_request_region(), devm_release_region()
* IRQ : devm_request_irq(), devm_free_irq()
* DMA : dmam_alloc_coherent(), dmam_free_coherent(),
dmam_declare_coherent_memory(), dmam_pool_create(),
dmam_pool_destroy()
* PCI : pcim_enable_device(), pcim_pin_device(), pci_is_managed()
* iomap : devm_ioport_map(), devm_ioport_unmap(), devm_ioremap(),
devm_ioremap_nocache(), devm_iounmap(), pcim_iomap_table(),
pcim_iomap(), pcim_iounmap()
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-01-20 14:00:26 +07:00
|
|
|
size_t size, gfp_t gfp)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
|
devres: device resource management
Implement device resource management, in short, devres. A device
driver can allocate arbirary size of devres data which is associated
with a release function. On driver detach, release function is
invoked on the devres data, then, devres data is freed.
devreses are typed by associated release functions. Some devreses are
better represented by single instance of the type while others need
multiple instances sharing the same release function. Both usages are
supported.
devreses can be grouped using devres group such that a device driver
can easily release acquired resources halfway through initialization
or selectively release resources (e.g. resources for port 1 out of 4
ports).
This patch adds devres core including documentation and the following
managed interfaces.
* alloc/free : devm_kzalloc(), devm_kzfree()
* IO region : devm_request_region(), devm_release_region()
* IRQ : devm_request_irq(), devm_free_irq()
* DMA : dmam_alloc_coherent(), dmam_free_coherent(),
dmam_declare_coherent_memory(), dmam_pool_create(),
dmam_pool_destroy()
* PCI : pcim_enable_device(), pcim_pin_device(), pci_is_managed()
* iomap : devm_ioport_map(), devm_ioport_unmap(), devm_ioremap(),
devm_ioremap_nocache(), devm_iounmap(), pcim_iomap_table(),
pcim_iomap(), pcim_iounmap()
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-01-20 14:00:26 +07:00
|
|
|
static inline void dmam_release_declared_memory(struct device *dev)
|
|
|
|
{
|
|
|
|
}
|
2016-01-21 06:02:09 +07:00
|
|
|
#endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */
|
2005-04-17 05:20:36 +07:00
|
|
|
|
dma, mm/pat: Rename dma_*_writecombine() to dma_*_wc()
Rename dma_*_writecombine() to dma_*_wc(), so that the naming
is coherent across the various write-combining APIs. Keep the
old names for compatibility for a while, these can be removed
at a later time. A guard is left to enable backporting of the
rename, and later remove of the old mapping defines seemlessly.
Build tested successfully with allmodconfig.
The following Coccinelle SmPL patch was used for this simple
transformation:
@ rename_dma_alloc_writecombine @
expression dev, size, dma_addr, gfp;
@@
-dma_alloc_writecombine(dev, size, dma_addr, gfp)
+dma_alloc_wc(dev, size, dma_addr, gfp)
@ rename_dma_free_writecombine @
expression dev, size, cpu_addr, dma_addr;
@@
-dma_free_writecombine(dev, size, cpu_addr, dma_addr)
+dma_free_wc(dev, size, cpu_addr, dma_addr)
@ rename_dma_mmap_writecombine @
expression dev, vma, cpu_addr, dma_addr, size;
@@
-dma_mmap_writecombine(dev, vma, cpu_addr, dma_addr, size)
+dma_mmap_wc(dev, vma, cpu_addr, dma_addr, size)
We also keep the old names as compatibility helpers, and
guard against their definition to make backporting easier.
Generated-by: Coccinelle SmPL
Suggested-by: Ingo Molnar <mingo@kernel.org>
Signed-off-by: Luis R. Rodriguez <mcgrof@suse.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: airlied@linux.ie
Cc: akpm@linux-foundation.org
Cc: benh@kernel.crashing.org
Cc: bhelgaas@google.com
Cc: bp@suse.de
Cc: dan.j.williams@intel.com
Cc: daniel.vetter@ffwll.ch
Cc: dhowells@redhat.com
Cc: julia.lawall@lip6.fr
Cc: konrad.wilk@oracle.com
Cc: linux-fbdev@vger.kernel.org
Cc: linux-pci@vger.kernel.org
Cc: luto@amacapital.net
Cc: mst@redhat.com
Cc: tomi.valkeinen@ti.com
Cc: toshi.kani@hp.com
Cc: vinod.koul@intel.com
Cc: xen-devel@lists.xensource.com
Link: http://lkml.kernel.org/r/1453516462-4844-1-git-send-email-mcgrof@do-not-panic.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2016-01-23 09:34:22 +07:00
|
|
|
static inline void *dma_alloc_wc(struct device *dev, size_t size,
|
|
|
|
dma_addr_t *dma_addr, gfp_t gfp)
|
2014-06-27 16:56:58 +07:00
|
|
|
{
|
2018-09-24 18:06:58 +07:00
|
|
|
unsigned long attrs = DMA_ATTR_NO_WARN;
|
|
|
|
|
|
|
|
if (gfp & __GFP_NOWARN)
|
|
|
|
attrs |= DMA_ATTR_NO_WARN;
|
|
|
|
|
|
|
|
return dma_alloc_attrs(dev, size, dma_addr, gfp, attrs);
|
2014-06-27 16:56:58 +07:00
|
|
|
}
|
dma, mm/pat: Rename dma_*_writecombine() to dma_*_wc()
Rename dma_*_writecombine() to dma_*_wc(), so that the naming
is coherent across the various write-combining APIs. Keep the
old names for compatibility for a while, these can be removed
at a later time. A guard is left to enable backporting of the
rename, and later remove of the old mapping defines seemlessly.
Build tested successfully with allmodconfig.
The following Coccinelle SmPL patch was used for this simple
transformation:
@ rename_dma_alloc_writecombine @
expression dev, size, dma_addr, gfp;
@@
-dma_alloc_writecombine(dev, size, dma_addr, gfp)
+dma_alloc_wc(dev, size, dma_addr, gfp)
@ rename_dma_free_writecombine @
expression dev, size, cpu_addr, dma_addr;
@@
-dma_free_writecombine(dev, size, cpu_addr, dma_addr)
+dma_free_wc(dev, size, cpu_addr, dma_addr)
@ rename_dma_mmap_writecombine @
expression dev, vma, cpu_addr, dma_addr, size;
@@
-dma_mmap_writecombine(dev, vma, cpu_addr, dma_addr, size)
+dma_mmap_wc(dev, vma, cpu_addr, dma_addr, size)
We also keep the old names as compatibility helpers, and
guard against their definition to make backporting easier.
Generated-by: Coccinelle SmPL
Suggested-by: Ingo Molnar <mingo@kernel.org>
Signed-off-by: Luis R. Rodriguez <mcgrof@suse.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: airlied@linux.ie
Cc: akpm@linux-foundation.org
Cc: benh@kernel.crashing.org
Cc: bhelgaas@google.com
Cc: bp@suse.de
Cc: dan.j.williams@intel.com
Cc: daniel.vetter@ffwll.ch
Cc: dhowells@redhat.com
Cc: julia.lawall@lip6.fr
Cc: konrad.wilk@oracle.com
Cc: linux-fbdev@vger.kernel.org
Cc: linux-pci@vger.kernel.org
Cc: luto@amacapital.net
Cc: mst@redhat.com
Cc: tomi.valkeinen@ti.com
Cc: toshi.kani@hp.com
Cc: vinod.koul@intel.com
Cc: xen-devel@lists.xensource.com
Link: http://lkml.kernel.org/r/1453516462-4844-1-git-send-email-mcgrof@do-not-panic.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2016-01-23 09:34:22 +07:00
|
|
|
#ifndef dma_alloc_writecombine
|
|
|
|
#define dma_alloc_writecombine dma_alloc_wc
|
|
|
|
#endif
|
2014-06-27 16:56:58 +07:00
|
|
|
|
dma, mm/pat: Rename dma_*_writecombine() to dma_*_wc()
Rename dma_*_writecombine() to dma_*_wc(), so that the naming
is coherent across the various write-combining APIs. Keep the
old names for compatibility for a while, these can be removed
at a later time. A guard is left to enable backporting of the
rename, and later remove of the old mapping defines seemlessly.
Build tested successfully with allmodconfig.
The following Coccinelle SmPL patch was used for this simple
transformation:
@ rename_dma_alloc_writecombine @
expression dev, size, dma_addr, gfp;
@@
-dma_alloc_writecombine(dev, size, dma_addr, gfp)
+dma_alloc_wc(dev, size, dma_addr, gfp)
@ rename_dma_free_writecombine @
expression dev, size, cpu_addr, dma_addr;
@@
-dma_free_writecombine(dev, size, cpu_addr, dma_addr)
+dma_free_wc(dev, size, cpu_addr, dma_addr)
@ rename_dma_mmap_writecombine @
expression dev, vma, cpu_addr, dma_addr, size;
@@
-dma_mmap_writecombine(dev, vma, cpu_addr, dma_addr, size)
+dma_mmap_wc(dev, vma, cpu_addr, dma_addr, size)
We also keep the old names as compatibility helpers, and
guard against their definition to make backporting easier.
Generated-by: Coccinelle SmPL
Suggested-by: Ingo Molnar <mingo@kernel.org>
Signed-off-by: Luis R. Rodriguez <mcgrof@suse.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: airlied@linux.ie
Cc: akpm@linux-foundation.org
Cc: benh@kernel.crashing.org
Cc: bhelgaas@google.com
Cc: bp@suse.de
Cc: dan.j.williams@intel.com
Cc: daniel.vetter@ffwll.ch
Cc: dhowells@redhat.com
Cc: julia.lawall@lip6.fr
Cc: konrad.wilk@oracle.com
Cc: linux-fbdev@vger.kernel.org
Cc: linux-pci@vger.kernel.org
Cc: luto@amacapital.net
Cc: mst@redhat.com
Cc: tomi.valkeinen@ti.com
Cc: toshi.kani@hp.com
Cc: vinod.koul@intel.com
Cc: xen-devel@lists.xensource.com
Link: http://lkml.kernel.org/r/1453516462-4844-1-git-send-email-mcgrof@do-not-panic.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2016-01-23 09:34:22 +07:00
|
|
|
static inline void dma_free_wc(struct device *dev, size_t size,
|
|
|
|
void *cpu_addr, dma_addr_t dma_addr)
|
2014-06-27 16:56:58 +07:00
|
|
|
{
|
2016-08-04 03:46:00 +07:00
|
|
|
return dma_free_attrs(dev, size, cpu_addr, dma_addr,
|
|
|
|
DMA_ATTR_WRITE_COMBINE);
|
2014-06-27 16:56:58 +07:00
|
|
|
}
|
dma, mm/pat: Rename dma_*_writecombine() to dma_*_wc()
Rename dma_*_writecombine() to dma_*_wc(), so that the naming
is coherent across the various write-combining APIs. Keep the
old names for compatibility for a while, these can be removed
at a later time. A guard is left to enable backporting of the
rename, and later remove of the old mapping defines seemlessly.
Build tested successfully with allmodconfig.
The following Coccinelle SmPL patch was used for this simple
transformation:
@ rename_dma_alloc_writecombine @
expression dev, size, dma_addr, gfp;
@@
-dma_alloc_writecombine(dev, size, dma_addr, gfp)
+dma_alloc_wc(dev, size, dma_addr, gfp)
@ rename_dma_free_writecombine @
expression dev, size, cpu_addr, dma_addr;
@@
-dma_free_writecombine(dev, size, cpu_addr, dma_addr)
+dma_free_wc(dev, size, cpu_addr, dma_addr)
@ rename_dma_mmap_writecombine @
expression dev, vma, cpu_addr, dma_addr, size;
@@
-dma_mmap_writecombine(dev, vma, cpu_addr, dma_addr, size)
+dma_mmap_wc(dev, vma, cpu_addr, dma_addr, size)
We also keep the old names as compatibility helpers, and
guard against their definition to make backporting easier.
Generated-by: Coccinelle SmPL
Suggested-by: Ingo Molnar <mingo@kernel.org>
Signed-off-by: Luis R. Rodriguez <mcgrof@suse.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: airlied@linux.ie
Cc: akpm@linux-foundation.org
Cc: benh@kernel.crashing.org
Cc: bhelgaas@google.com
Cc: bp@suse.de
Cc: dan.j.williams@intel.com
Cc: daniel.vetter@ffwll.ch
Cc: dhowells@redhat.com
Cc: julia.lawall@lip6.fr
Cc: konrad.wilk@oracle.com
Cc: linux-fbdev@vger.kernel.org
Cc: linux-pci@vger.kernel.org
Cc: luto@amacapital.net
Cc: mst@redhat.com
Cc: tomi.valkeinen@ti.com
Cc: toshi.kani@hp.com
Cc: vinod.koul@intel.com
Cc: xen-devel@lists.xensource.com
Link: http://lkml.kernel.org/r/1453516462-4844-1-git-send-email-mcgrof@do-not-panic.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2016-01-23 09:34:22 +07:00
|
|
|
#ifndef dma_free_writecombine
|
|
|
|
#define dma_free_writecombine dma_free_wc
|
|
|
|
#endif
|
2014-06-27 16:56:58 +07:00
|
|
|
|
dma, mm/pat: Rename dma_*_writecombine() to dma_*_wc()
Rename dma_*_writecombine() to dma_*_wc(), so that the naming
is coherent across the various write-combining APIs. Keep the
old names for compatibility for a while, these can be removed
at a later time. A guard is left to enable backporting of the
rename, and later remove of the old mapping defines seemlessly.
Build tested successfully with allmodconfig.
The following Coccinelle SmPL patch was used for this simple
transformation:
@ rename_dma_alloc_writecombine @
expression dev, size, dma_addr, gfp;
@@
-dma_alloc_writecombine(dev, size, dma_addr, gfp)
+dma_alloc_wc(dev, size, dma_addr, gfp)
@ rename_dma_free_writecombine @
expression dev, size, cpu_addr, dma_addr;
@@
-dma_free_writecombine(dev, size, cpu_addr, dma_addr)
+dma_free_wc(dev, size, cpu_addr, dma_addr)
@ rename_dma_mmap_writecombine @
expression dev, vma, cpu_addr, dma_addr, size;
@@
-dma_mmap_writecombine(dev, vma, cpu_addr, dma_addr, size)
+dma_mmap_wc(dev, vma, cpu_addr, dma_addr, size)
We also keep the old names as compatibility helpers, and
guard against their definition to make backporting easier.
Generated-by: Coccinelle SmPL
Suggested-by: Ingo Molnar <mingo@kernel.org>
Signed-off-by: Luis R. Rodriguez <mcgrof@suse.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: airlied@linux.ie
Cc: akpm@linux-foundation.org
Cc: benh@kernel.crashing.org
Cc: bhelgaas@google.com
Cc: bp@suse.de
Cc: dan.j.williams@intel.com
Cc: daniel.vetter@ffwll.ch
Cc: dhowells@redhat.com
Cc: julia.lawall@lip6.fr
Cc: konrad.wilk@oracle.com
Cc: linux-fbdev@vger.kernel.org
Cc: linux-pci@vger.kernel.org
Cc: luto@amacapital.net
Cc: mst@redhat.com
Cc: tomi.valkeinen@ti.com
Cc: toshi.kani@hp.com
Cc: vinod.koul@intel.com
Cc: xen-devel@lists.xensource.com
Link: http://lkml.kernel.org/r/1453516462-4844-1-git-send-email-mcgrof@do-not-panic.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2016-01-23 09:34:22 +07:00
|
|
|
static inline int dma_mmap_wc(struct device *dev,
|
|
|
|
struct vm_area_struct *vma,
|
|
|
|
void *cpu_addr, dma_addr_t dma_addr,
|
|
|
|
size_t size)
|
2014-06-27 16:56:58 +07:00
|
|
|
{
|
2016-08-04 03:46:00 +07:00
|
|
|
return dma_mmap_attrs(dev, vma, cpu_addr, dma_addr, size,
|
|
|
|
DMA_ATTR_WRITE_COMBINE);
|
2014-06-27 16:56:58 +07:00
|
|
|
}
|
dma, mm/pat: Rename dma_*_writecombine() to dma_*_wc()
Rename dma_*_writecombine() to dma_*_wc(), so that the naming
is coherent across the various write-combining APIs. Keep the
old names for compatibility for a while, these can be removed
at a later time. A guard is left to enable backporting of the
rename, and later remove of the old mapping defines seemlessly.
Build tested successfully with allmodconfig.
The following Coccinelle SmPL patch was used for this simple
transformation:
@ rename_dma_alloc_writecombine @
expression dev, size, dma_addr, gfp;
@@
-dma_alloc_writecombine(dev, size, dma_addr, gfp)
+dma_alloc_wc(dev, size, dma_addr, gfp)
@ rename_dma_free_writecombine @
expression dev, size, cpu_addr, dma_addr;
@@
-dma_free_writecombine(dev, size, cpu_addr, dma_addr)
+dma_free_wc(dev, size, cpu_addr, dma_addr)
@ rename_dma_mmap_writecombine @
expression dev, vma, cpu_addr, dma_addr, size;
@@
-dma_mmap_writecombine(dev, vma, cpu_addr, dma_addr, size)
+dma_mmap_wc(dev, vma, cpu_addr, dma_addr, size)
We also keep the old names as compatibility helpers, and
guard against their definition to make backporting easier.
Generated-by: Coccinelle SmPL
Suggested-by: Ingo Molnar <mingo@kernel.org>
Signed-off-by: Luis R. Rodriguez <mcgrof@suse.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: airlied@linux.ie
Cc: akpm@linux-foundation.org
Cc: benh@kernel.crashing.org
Cc: bhelgaas@google.com
Cc: bp@suse.de
Cc: dan.j.williams@intel.com
Cc: daniel.vetter@ffwll.ch
Cc: dhowells@redhat.com
Cc: julia.lawall@lip6.fr
Cc: konrad.wilk@oracle.com
Cc: linux-fbdev@vger.kernel.org
Cc: linux-pci@vger.kernel.org
Cc: luto@amacapital.net
Cc: mst@redhat.com
Cc: tomi.valkeinen@ti.com
Cc: toshi.kani@hp.com
Cc: vinod.koul@intel.com
Cc: xen-devel@lists.xensource.com
Link: http://lkml.kernel.org/r/1453516462-4844-1-git-send-email-mcgrof@do-not-panic.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2016-01-23 09:34:22 +07:00
|
|
|
#ifndef dma_mmap_writecombine
|
|
|
|
#define dma_mmap_writecombine dma_mmap_wc
|
|
|
|
#endif
|
2008-04-29 15:00:30 +07:00
|
|
|
|
2018-05-09 11:53:49 +07:00
|
|
|
#ifdef CONFIG_NEED_DMA_MAP_STATE
|
2010-03-11 06:23:31 +07:00
|
|
|
#define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME) dma_addr_t ADDR_NAME
|
|
|
|
#define DEFINE_DMA_UNMAP_LEN(LEN_NAME) __u32 LEN_NAME
|
|
|
|
#define dma_unmap_addr(PTR, ADDR_NAME) ((PTR)->ADDR_NAME)
|
|
|
|
#define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) (((PTR)->ADDR_NAME) = (VAL))
|
|
|
|
#define dma_unmap_len(PTR, LEN_NAME) ((PTR)->LEN_NAME)
|
|
|
|
#define dma_unmap_len_set(PTR, LEN_NAME, VAL) (((PTR)->LEN_NAME) = (VAL))
|
|
|
|
#else
|
|
|
|
#define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME)
|
|
|
|
#define DEFINE_DMA_UNMAP_LEN(LEN_NAME)
|
|
|
|
#define dma_unmap_addr(PTR, ADDR_NAME) (0)
|
|
|
|
#define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
|
|
|
|
#define dma_unmap_len(PTR, LEN_NAME) (0)
|
|
|
|
#define dma_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
|
|
|
|
#endif
|
|
|
|
|
devres: device resource management
Implement device resource management, in short, devres. A device
driver can allocate arbirary size of devres data which is associated
with a release function. On driver detach, release function is
invoked on the devres data, then, devres data is freed.
devreses are typed by associated release functions. Some devreses are
better represented by single instance of the type while others need
multiple instances sharing the same release function. Both usages are
supported.
devreses can be grouped using devres group such that a device driver
can easily release acquired resources halfway through initialization
or selectively release resources (e.g. resources for port 1 out of 4
ports).
This patch adds devres core including documentation and the following
managed interfaces.
* alloc/free : devm_kzalloc(), devm_kzfree()
* IO region : devm_request_region(), devm_release_region()
* IRQ : devm_request_irq(), devm_free_irq()
* DMA : dmam_alloc_coherent(), dmam_free_coherent(),
dmam_declare_coherent_memory(), dmam_pool_create(),
dmam_pool_destroy()
* PCI : pcim_enable_device(), pcim_pin_device(), pci_is_managed()
* iomap : devm_ioport_map(), devm_ioport_unmap(), devm_ioremap(),
devm_ioremap_nocache(), devm_iounmap(), pcim_iomap_table(),
pcim_iomap(), pcim_iounmap()
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-01-20 14:00:26 +07:00
|
|
|
#endif
|