2019-05-27 13:55:06 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2013-01-25 09:51:48 +07:00
|
|
|
/*
|
2014-03-03 18:38:12 +07:00
|
|
|
* phy-ti-pipe3 - PIPE3 PHY driver.
|
2013-01-25 09:51:48 +07:00
|
|
|
*
|
|
|
|
* Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
|
|
|
|
* Author: Kishon Vijay Abraham I <kishon@ti.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/slab.h>
|
2014-03-03 18:38:12 +07:00
|
|
|
#include <linux/phy/phy.h>
|
2013-01-25 09:51:48 +07:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/err.h>
|
2014-03-03 18:38:12 +07:00
|
|
|
#include <linux/io.h>
|
2013-01-25 09:51:48 +07:00
|
|
|
#include <linux/pm_runtime.h>
|
|
|
|
#include <linux/delay.h>
|
2014-03-06 21:38:37 +07:00
|
|
|
#include <linux/phy/omap_control_phy.h>
|
2013-10-03 22:12:33 +07:00
|
|
|
#include <linux/of_platform.h>
|
2015-07-17 20:47:22 +07:00
|
|
|
#include <linux/mfd/syscon.h>
|
|
|
|
#include <linux/regmap.h>
|
2013-01-25 09:51:48 +07:00
|
|
|
|
|
|
|
#define PLL_STATUS 0x00000004
|
|
|
|
#define PLL_GO 0x00000008
|
|
|
|
#define PLL_CONFIGURATION1 0x0000000C
|
|
|
|
#define PLL_CONFIGURATION2 0x00000010
|
|
|
|
#define PLL_CONFIGURATION3 0x00000014
|
|
|
|
#define PLL_CONFIGURATION4 0x00000020
|
|
|
|
|
|
|
|
#define PLL_REGM_MASK 0x001FFE00
|
|
|
|
#define PLL_REGM_SHIFT 0x9
|
|
|
|
#define PLL_REGM_F_MASK 0x0003FFFF
|
|
|
|
#define PLL_REGM_F_SHIFT 0x0
|
|
|
|
#define PLL_REGN_MASK 0x000001FE
|
|
|
|
#define PLL_REGN_SHIFT 0x1
|
|
|
|
#define PLL_SELFREQDCO_MASK 0x0000000E
|
|
|
|
#define PLL_SELFREQDCO_SHIFT 0x1
|
|
|
|
#define PLL_SD_MASK 0x0003FC00
|
2014-03-07 12:57:09 +07:00
|
|
|
#define PLL_SD_SHIFT 10
|
2013-01-25 09:51:48 +07:00
|
|
|
#define SET_PLL_GO 0x1
|
2014-03-06 21:38:43 +07:00
|
|
|
#define PLL_LDOPWDN BIT(15)
|
|
|
|
#define PLL_TICOPWDN BIT(16)
|
2013-01-25 09:51:48 +07:00
|
|
|
#define PLL_LOCK 0x2
|
|
|
|
#define PLL_IDLE 0x1
|
|
|
|
|
2015-07-17 20:47:22 +07:00
|
|
|
#define SATA_PLL_SOFT_RESET BIT(18)
|
|
|
|
|
2019-03-22 15:58:06 +07:00
|
|
|
#define PIPE3_PHY_PWRCTL_CLK_CMD_MASK GENMASK(21, 14)
|
2015-12-21 15:54:10 +07:00
|
|
|
#define PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT 14
|
|
|
|
|
2019-03-22 15:58:06 +07:00
|
|
|
#define PIPE3_PHY_PWRCTL_CLK_FREQ_MASK GENMASK(31, 22)
|
2015-12-21 15:54:10 +07:00
|
|
|
#define PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT 22
|
|
|
|
|
2019-03-22 15:58:06 +07:00
|
|
|
#define PIPE3_PHY_RX_POWERON (0x1 << PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT)
|
|
|
|
#define PIPE3_PHY_TX_POWERON (0x2 << PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT)
|
2015-12-21 15:54:10 +07:00
|
|
|
|
2015-12-21 15:54:11 +07:00
|
|
|
#define PCIE_PCS_MASK 0xFF0000
|
|
|
|
#define PCIE_PCS_DELAY_COUNT_SHIFT 0x10
|
|
|
|
|
2019-03-22 15:58:05 +07:00
|
|
|
#define PIPE3_PHY_RX_ANA_PROGRAMMABILITY 0x0000000C
|
2017-10-09 16:03:38 +07:00
|
|
|
#define INTERFACE_MASK GENMASK(31, 27)
|
|
|
|
#define INTERFACE_SHIFT 27
|
2019-03-22 15:58:05 +07:00
|
|
|
#define INTERFACE_MODE_USBSS BIT(4)
|
|
|
|
#define INTERFACE_MODE_SATA_1P5 BIT(3)
|
|
|
|
#define INTERFACE_MODE_SATA_3P0 BIT(2)
|
|
|
|
#define INTERFACE_MODE_PCIE BIT(0)
|
|
|
|
|
2017-10-09 16:03:38 +07:00
|
|
|
#define LOSD_MASK GENMASK(17, 14)
|
|
|
|
#define LOSD_SHIFT 14
|
|
|
|
#define MEM_PLLDIV GENMASK(6, 5)
|
|
|
|
|
2019-03-22 15:58:05 +07:00
|
|
|
#define PIPE3_PHY_RX_TRIM 0x0000001C
|
|
|
|
#define MEM_DLL_TRIM_SEL_MASK GENMASK(31, 30)
|
2017-10-09 16:03:38 +07:00
|
|
|
#define MEM_DLL_TRIM_SHIFT 30
|
|
|
|
|
2019-03-22 15:58:05 +07:00
|
|
|
#define PIPE3_PHY_RX_DLL 0x00000024
|
|
|
|
#define MEM_DLL_PHINT_RATE_MASK GENMASK(31, 30)
|
|
|
|
#define MEM_DLL_PHINT_RATE_SHIFT 30
|
2017-10-09 16:03:38 +07:00
|
|
|
|
2019-03-22 15:58:05 +07:00
|
|
|
#define PIPE3_PHY_RX_DIGITAL_MODES 0x00000028
|
|
|
|
#define MEM_HS_RATE_MASK GENMASK(28, 27)
|
|
|
|
#define MEM_HS_RATE_SHIFT 27
|
|
|
|
#define MEM_OVRD_HS_RATE BIT(26)
|
|
|
|
#define MEM_OVRD_HS_RATE_SHIFT 26
|
2017-10-09 16:03:38 +07:00
|
|
|
#define MEM_CDR_FASTLOCK BIT(23)
|
2019-03-22 15:58:05 +07:00
|
|
|
#define MEM_CDR_FASTLOCK_SHIFT 23
|
|
|
|
#define MEM_CDR_LBW_MASK GENMASK(22, 21)
|
|
|
|
#define MEM_CDR_LBW_SHIFT 21
|
|
|
|
#define MEM_CDR_STEPCNT_MASK GENMASK(20, 19)
|
|
|
|
#define MEM_CDR_STEPCNT_SHIFT 19
|
2017-10-09 16:03:38 +07:00
|
|
|
#define MEM_CDR_STL_MASK GENMASK(18, 16)
|
|
|
|
#define MEM_CDR_STL_SHIFT 16
|
|
|
|
#define MEM_CDR_THR_MASK GENMASK(15, 13)
|
|
|
|
#define MEM_CDR_THR_SHIFT 13
|
|
|
|
#define MEM_CDR_THR_MODE BIT(12)
|
2019-03-22 15:58:05 +07:00
|
|
|
#define MEM_CDR_THR_MODE_SHIFT 12
|
|
|
|
#define MEM_CDR_2NDO_SDM_MODE BIT(11)
|
|
|
|
#define MEM_CDR_2NDO_SDM_MODE_SHIFT 11
|
|
|
|
|
|
|
|
#define PIPE3_PHY_RX_EQUALIZER 0x00000038
|
|
|
|
#define MEM_EQLEV_MASK GENMASK(31, 16)
|
|
|
|
#define MEM_EQLEV_SHIFT 16
|
|
|
|
#define MEM_EQFTC_MASK GENMASK(15, 11)
|
|
|
|
#define MEM_EQFTC_SHIFT 11
|
|
|
|
#define MEM_EQCTL_MASK GENMASK(10, 7)
|
2017-10-09 16:03:38 +07:00
|
|
|
#define MEM_EQCTL_SHIFT 7
|
|
|
|
#define MEM_OVRD_EQLEV BIT(2)
|
2019-03-22 15:58:05 +07:00
|
|
|
#define MEM_OVRD_EQLEV_SHIFT 2
|
2017-10-09 16:03:38 +07:00
|
|
|
#define MEM_OVRD_EQFTC BIT(1)
|
2019-03-22 15:58:05 +07:00
|
|
|
#define MEM_OVRD_EQFTC_SHIFT 1
|
|
|
|
|
|
|
|
#define SATA_PHY_RX_IO_AND_A2D_OVERRIDES 0x44
|
|
|
|
#define MEM_CDR_LOS_SOURCE_MASK GENMASK(10, 9)
|
|
|
|
#define MEM_CDR_LOS_SOURCE_SHIFT 9
|
2017-10-09 16:03:38 +07:00
|
|
|
|
2013-01-25 09:51:48 +07:00
|
|
|
/*
|
|
|
|
* This is an Empirical value that works, need to confirm the actual
|
2014-03-03 18:38:12 +07:00
|
|
|
* value required for the PIPE3PHY_PLL_CONFIGURATION2.PLL_IDLE status
|
|
|
|
* to be correctly reflected in the PIPE3PHY_PLL_STATUS register.
|
2013-01-25 09:51:48 +07:00
|
|
|
*/
|
2014-03-06 21:38:43 +07:00
|
|
|
#define PLL_IDLE_TIME 100 /* in milliseconds */
|
|
|
|
#define PLL_LOCK_TIME 100 /* in milliseconds */
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
enum pipe3_mode { PIPE3_MODE_PCIE = 1,
|
|
|
|
PIPE3_MODE_SATA,
|
|
|
|
PIPE3_MODE_USBSS };
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
struct pipe3_dpll_params {
|
|
|
|
u16 m;
|
|
|
|
u8 n;
|
|
|
|
u8 freq:3;
|
|
|
|
u8 sd;
|
|
|
|
u32 mf;
|
|
|
|
};
|
|
|
|
|
2014-03-07 13:13:39 +07:00
|
|
|
struct pipe3_dpll_map {
|
|
|
|
unsigned long rate;
|
|
|
|
struct pipe3_dpll_params params;
|
|
|
|
};
|
|
|
|
|
2019-03-22 15:58:05 +07:00
|
|
|
struct pipe3_settings {
|
|
|
|
u8 ana_interface;
|
|
|
|
u8 ana_losd;
|
|
|
|
u8 dig_fastlock;
|
|
|
|
u8 dig_lbw;
|
|
|
|
u8 dig_stepcnt;
|
|
|
|
u8 dig_stl;
|
|
|
|
u8 dig_thr;
|
|
|
|
u8 dig_thr_mode;
|
|
|
|
u8 dig_2ndo_sdm_mode;
|
|
|
|
u8 dig_hs_rate;
|
|
|
|
u8 dig_ovrd_hs_rate;
|
|
|
|
u8 dll_trim_sel;
|
|
|
|
u8 dll_phint_rate;
|
|
|
|
u8 eq_lev;
|
|
|
|
u8 eq_ftc;
|
|
|
|
u8 eq_ctl;
|
|
|
|
u8 eq_ovrd_lev;
|
|
|
|
u8 eq_ovrd_ftc;
|
|
|
|
};
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
struct ti_pipe3 {
|
|
|
|
void __iomem *pll_ctrl_base;
|
2017-10-09 16:03:38 +07:00
|
|
|
void __iomem *phy_rx;
|
|
|
|
void __iomem *phy_tx;
|
2014-03-03 18:38:12 +07:00
|
|
|
struct device *dev;
|
|
|
|
struct device *control_dev;
|
|
|
|
struct clk *wkupclk;
|
|
|
|
struct clk *sys_clk;
|
2014-03-07 12:57:09 +07:00
|
|
|
struct clk *refclk;
|
2014-06-26 00:52:56 +07:00
|
|
|
struct clk *div_clk;
|
2014-03-07 13:13:39 +07:00
|
|
|
struct pipe3_dpll_map *dpll_map;
|
2015-12-21 15:54:10 +07:00
|
|
|
struct regmap *phy_power_syscon; /* ctrl. reg. acces */
|
2015-12-21 15:54:11 +07:00
|
|
|
struct regmap *pcs_syscon; /* ctrl. reg. acces */
|
2015-07-17 20:47:22 +07:00
|
|
|
struct regmap *dpll_reset_syscon; /* ctrl. reg. acces */
|
|
|
|
unsigned int dpll_reset_reg; /* reg. index within syscon */
|
2015-12-21 15:54:10 +07:00
|
|
|
unsigned int power_reg; /* power reg. index within syscon */
|
2015-12-21 15:54:11 +07:00
|
|
|
unsigned int pcie_pcs_reg; /* pcs reg. index in syscon */
|
2015-07-17 20:47:22 +07:00
|
|
|
bool sata_refclk_enabled;
|
2019-03-22 15:58:04 +07:00
|
|
|
enum pipe3_mode mode;
|
2019-03-22 15:58:05 +07:00
|
|
|
struct pipe3_settings settings;
|
2014-03-03 18:38:12 +07:00
|
|
|
};
|
|
|
|
|
2014-03-07 13:13:39 +07:00
|
|
|
static struct pipe3_dpll_map dpll_map_usb[] = {
|
2013-07-09 18:38:31 +07:00
|
|
|
{12000000, {1250, 5, 4, 20, 0} }, /* 12 MHz */
|
|
|
|
{16800000, {3125, 20, 4, 20, 0} }, /* 16.8 MHz */
|
|
|
|
{19200000, {1172, 8, 4, 20, 65537} }, /* 19.2 MHz */
|
|
|
|
{20000000, {1000, 7, 4, 10, 0} }, /* 20 MHz */
|
|
|
|
{26000000, {1250, 12, 4, 20, 0} }, /* 26 MHz */
|
|
|
|
{38400000, {3125, 47, 4, 20, 92843} }, /* 38.4 MHz */
|
2014-03-07 13:13:39 +07:00
|
|
|
{ }, /* Terminator */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct pipe3_dpll_map dpll_map_sata[] = {
|
2017-08-07 16:11:02 +07:00
|
|
|
{12000000, {625, 4, 4, 6, 0} }, /* 12 MHz */
|
|
|
|
{16800000, {625, 6, 4, 7, 0} }, /* 16.8 MHz */
|
2014-03-07 13:13:39 +07:00
|
|
|
{19200000, {625, 7, 4, 6, 0} }, /* 19.2 MHz */
|
2017-08-07 16:11:02 +07:00
|
|
|
{20000000, {750, 9, 4, 6, 0} }, /* 20 MHz */
|
|
|
|
{26000000, {750, 12, 4, 6, 0} }, /* 26 MHz */
|
|
|
|
{38400000, {625, 15, 4, 6, 0} }, /* 38.4 MHz */
|
2014-03-07 13:13:39 +07:00
|
|
|
{ }, /* Terminator */
|
2013-01-25 09:51:48 +07:00
|
|
|
};
|
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
struct pipe3_data {
|
|
|
|
enum pipe3_mode mode;
|
|
|
|
struct pipe3_dpll_map *dpll_map;
|
2019-03-22 15:58:05 +07:00
|
|
|
struct pipe3_settings settings;
|
2019-03-22 15:58:04 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct pipe3_data data_usb = {
|
|
|
|
.mode = PIPE3_MODE_USBSS,
|
|
|
|
.dpll_map = dpll_map_usb,
|
2019-03-22 15:58:05 +07:00
|
|
|
.settings = {
|
|
|
|
/* DRA75x TRM Table 26-17 Preferred USB3_PHY_RX SCP Register Settings */
|
|
|
|
.ana_interface = INTERFACE_MODE_USBSS,
|
|
|
|
.ana_losd = 0xa,
|
|
|
|
.dig_fastlock = 1,
|
|
|
|
.dig_lbw = 3,
|
|
|
|
.dig_stepcnt = 0,
|
|
|
|
.dig_stl = 0x3,
|
|
|
|
.dig_thr = 1,
|
|
|
|
.dig_thr_mode = 1,
|
|
|
|
.dig_2ndo_sdm_mode = 0,
|
|
|
|
.dig_hs_rate = 0,
|
|
|
|
.dig_ovrd_hs_rate = 1,
|
|
|
|
.dll_trim_sel = 0x2,
|
|
|
|
.dll_phint_rate = 0x3,
|
|
|
|
.eq_lev = 0,
|
|
|
|
.eq_ftc = 0,
|
|
|
|
.eq_ctl = 0x9,
|
|
|
|
.eq_ovrd_lev = 0,
|
|
|
|
.eq_ovrd_ftc = 0,
|
|
|
|
},
|
2019-03-22 15:58:04 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct pipe3_data data_sata = {
|
|
|
|
.mode = PIPE3_MODE_SATA,
|
|
|
|
.dpll_map = dpll_map_sata,
|
2019-03-22 15:58:05 +07:00
|
|
|
.settings = {
|
|
|
|
/* DRA75x TRM Table 26-9 Preferred SATA_PHY_RX SCP Register Settings */
|
|
|
|
.ana_interface = INTERFACE_MODE_SATA_3P0,
|
|
|
|
.ana_losd = 0x5,
|
|
|
|
.dig_fastlock = 1,
|
|
|
|
.dig_lbw = 3,
|
|
|
|
.dig_stepcnt = 0,
|
|
|
|
.dig_stl = 0x3,
|
|
|
|
.dig_thr = 1,
|
|
|
|
.dig_thr_mode = 1,
|
|
|
|
.dig_2ndo_sdm_mode = 0,
|
|
|
|
.dig_hs_rate = 0, /* Not in TRM preferred settings */
|
|
|
|
.dig_ovrd_hs_rate = 0, /* Not in TRM preferred settings */
|
|
|
|
.dll_trim_sel = 0x1,
|
|
|
|
.dll_phint_rate = 0x2, /* for 1.5 GHz DPLL clock */
|
|
|
|
.eq_lev = 0,
|
|
|
|
.eq_ftc = 0x1f,
|
|
|
|
.eq_ctl = 0,
|
|
|
|
.eq_ovrd_lev = 1,
|
|
|
|
.eq_ovrd_ftc = 1,
|
|
|
|
},
|
2019-03-22 15:58:04 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct pipe3_data data_pcie = {
|
|
|
|
.mode = PIPE3_MODE_PCIE,
|
2019-03-22 15:58:05 +07:00
|
|
|
.settings = {
|
|
|
|
/* DRA75x TRM Table 26-62 Preferred PCIe_PHY_RX SCP Register Settings */
|
|
|
|
.ana_interface = INTERFACE_MODE_PCIE,
|
|
|
|
.ana_losd = 0xa,
|
|
|
|
.dig_fastlock = 1,
|
|
|
|
.dig_lbw = 3,
|
|
|
|
.dig_stepcnt = 0,
|
|
|
|
.dig_stl = 0x3,
|
|
|
|
.dig_thr = 1,
|
|
|
|
.dig_thr_mode = 1,
|
|
|
|
.dig_2ndo_sdm_mode = 0,
|
|
|
|
.dig_hs_rate = 0,
|
|
|
|
.dig_ovrd_hs_rate = 0,
|
|
|
|
.dll_trim_sel = 0x2,
|
|
|
|
.dll_phint_rate = 0x3,
|
|
|
|
.eq_lev = 0,
|
|
|
|
.eq_ftc = 0x1f,
|
|
|
|
.eq_ctl = 1,
|
|
|
|
.eq_ovrd_lev = 0,
|
|
|
|
.eq_ovrd_ftc = 0,
|
|
|
|
},
|
2019-03-22 15:58:04 +07:00
|
|
|
};
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
static inline u32 ti_pipe3_readl(void __iomem *addr, unsigned offset)
|
|
|
|
{
|
|
|
|
return __raw_readl(addr + offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void ti_pipe3_writel(void __iomem *addr, unsigned offset,
|
|
|
|
u32 data)
|
|
|
|
{
|
|
|
|
__raw_writel(data, addr + offset);
|
|
|
|
}
|
|
|
|
|
2014-03-07 13:13:39 +07:00
|
|
|
static struct pipe3_dpll_params *ti_pipe3_get_dpll_params(struct ti_pipe3 *phy)
|
2013-07-09 18:38:31 +07:00
|
|
|
{
|
2014-03-07 13:13:39 +07:00
|
|
|
unsigned long rate;
|
|
|
|
struct pipe3_dpll_map *dpll_map = phy->dpll_map;
|
2013-07-09 18:38:31 +07:00
|
|
|
|
2014-03-07 13:13:39 +07:00
|
|
|
rate = clk_get_rate(phy->sys_clk);
|
|
|
|
|
|
|
|
for (; dpll_map->rate; dpll_map++) {
|
|
|
|
if (rate == dpll_map->rate)
|
|
|
|
return &dpll_map->params;
|
2013-07-09 18:38:31 +07:00
|
|
|
}
|
|
|
|
|
2014-03-07 13:13:39 +07:00
|
|
|
dev_err(phy->dev, "No DPLL configuration for %lu Hz SYS CLK\n", rate);
|
|
|
|
|
2013-09-16 12:40:10 +07:00
|
|
|
return NULL;
|
2013-07-09 18:38:31 +07:00
|
|
|
}
|
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
static int ti_pipe3_enable_clocks(struct ti_pipe3 *phy);
|
|
|
|
static void ti_pipe3_disable_clocks(struct ti_pipe3 *phy);
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
static int ti_pipe3_power_off(struct phy *x)
|
|
|
|
{
|
2015-12-21 15:54:10 +07:00
|
|
|
int ret;
|
2014-03-03 18:38:12 +07:00
|
|
|
struct ti_pipe3 *phy = phy_get_drvdata(x);
|
|
|
|
|
2015-12-21 15:54:10 +07:00
|
|
|
if (!phy->phy_power_syscon) {
|
|
|
|
omap_control_phy_power(phy->control_dev, 0);
|
|
|
|
return 0;
|
|
|
|
}
|
2014-03-03 18:38:12 +07:00
|
|
|
|
2015-12-21 15:54:10 +07:00
|
|
|
ret = regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
|
2019-03-22 15:58:06 +07:00
|
|
|
PIPE3_PHY_PWRCTL_CLK_CMD_MASK, 0);
|
2015-12-21 15:54:10 +07:00
|
|
|
return ret;
|
2014-03-03 18:38:12 +07:00
|
|
|
}
|
|
|
|
|
2019-03-22 15:58:07 +07:00
|
|
|
static void ti_pipe3_calibrate(struct ti_pipe3 *phy);
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
static int ti_pipe3_power_on(struct phy *x)
|
2013-01-25 09:51:48 +07:00
|
|
|
{
|
2015-12-21 15:54:10 +07:00
|
|
|
u32 val;
|
|
|
|
u32 mask;
|
|
|
|
int ret;
|
|
|
|
unsigned long rate;
|
2014-03-03 18:38:12 +07:00
|
|
|
struct ti_pipe3 *phy = phy_get_drvdata(x);
|
2019-03-22 15:58:06 +07:00
|
|
|
bool rx_pending = false;
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2015-12-21 15:54:10 +07:00
|
|
|
if (!phy->phy_power_syscon) {
|
|
|
|
omap_control_phy_power(phy->control_dev, 1);
|
|
|
|
return 0;
|
|
|
|
}
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2015-12-21 15:54:10 +07:00
|
|
|
rate = clk_get_rate(phy->sys_clk);
|
|
|
|
if (!rate) {
|
|
|
|
dev_err(phy->dev, "Invalid clock rate\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
rate = rate / 1000000;
|
2019-03-22 15:58:06 +07:00
|
|
|
mask = OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK;
|
|
|
|
val = rate << OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT;
|
2015-12-21 15:54:10 +07:00
|
|
|
ret = regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
|
|
|
|
mask, val);
|
2019-03-22 15:58:06 +07:00
|
|
|
/*
|
|
|
|
* For PCIe, TX and RX must be powered on simultaneously.
|
|
|
|
* For USB and SATA, TX must be powered on before RX
|
|
|
|
*/
|
|
|
|
mask = OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK;
|
|
|
|
if (phy->mode == PIPE3_MODE_SATA || phy->mode == PIPE3_MODE_USBSS) {
|
|
|
|
val = PIPE3_PHY_TX_POWERON;
|
|
|
|
rx_pending = true;
|
|
|
|
} else {
|
|
|
|
val = PIPE3_PHY_TX_POWERON | PIPE3_PHY_RX_POWERON;
|
|
|
|
}
|
|
|
|
|
|
|
|
regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
|
|
|
|
mask, val);
|
|
|
|
|
|
|
|
if (rx_pending) {
|
|
|
|
val = PIPE3_PHY_TX_POWERON | PIPE3_PHY_RX_POWERON;
|
|
|
|
regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
|
|
|
|
mask, val);
|
|
|
|
}
|
|
|
|
|
2019-03-22 15:58:07 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_PCIE)
|
|
|
|
ti_pipe3_calibrate(phy);
|
|
|
|
|
2019-03-22 15:58:06 +07:00
|
|
|
return 0;
|
2013-01-25 09:51:48 +07:00
|
|
|
}
|
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
static int ti_pipe3_dpll_wait_lock(struct ti_pipe3 *phy)
|
2013-01-25 09:51:48 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
unsigned long timeout;
|
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
timeout = jiffies + msecs_to_jiffies(PLL_LOCK_TIME);
|
2013-01-25 09:51:48 +07:00
|
|
|
do {
|
2014-03-06 21:38:43 +07:00
|
|
|
cpu_relax();
|
2014-03-03 18:38:12 +07:00
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
|
2013-01-25 09:51:48 +07:00
|
|
|
if (val & PLL_LOCK)
|
2015-03-03 19:04:55 +07:00
|
|
|
return 0;
|
2014-03-06 21:38:43 +07:00
|
|
|
} while (!time_after(jiffies, timeout));
|
|
|
|
|
2015-03-03 19:04:55 +07:00
|
|
|
dev_err(phy->dev, "DPLL failed to lock\n");
|
|
|
|
return -EBUSY;
|
2013-01-25 09:51:48 +07:00
|
|
|
}
|
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
static int ti_pipe3_dpll_program(struct ti_pipe3 *phy)
|
2013-01-25 09:51:48 +07:00
|
|
|
{
|
|
|
|
u32 val;
|
2014-03-03 18:38:12 +07:00
|
|
|
struct pipe3_dpll_params *dpll_params;
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2014-03-07 13:13:39 +07:00
|
|
|
dpll_params = ti_pipe3_get_dpll_params(phy);
|
|
|
|
if (!dpll_params)
|
2013-01-25 09:51:48 +07:00
|
|
|
return -EINVAL;
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
|
2013-01-25 09:51:48 +07:00
|
|
|
val &= ~PLL_REGN_MASK;
|
2013-07-09 18:38:31 +07:00
|
|
|
val |= dpll_params->n << PLL_REGN_SHIFT;
|
2014-03-03 18:38:12 +07:00
|
|
|
ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
|
2013-01-25 09:51:48 +07:00
|
|
|
val &= ~PLL_SELFREQDCO_MASK;
|
2013-07-09 18:38:31 +07:00
|
|
|
val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
|
2014-03-03 18:38:12 +07:00
|
|
|
ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
|
2013-01-25 09:51:48 +07:00
|
|
|
val &= ~PLL_REGM_MASK;
|
2013-07-09 18:38:31 +07:00
|
|
|
val |= dpll_params->m << PLL_REGM_SHIFT;
|
2014-03-03 18:38:12 +07:00
|
|
|
ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION4);
|
2013-01-25 09:51:48 +07:00
|
|
|
val &= ~PLL_REGM_F_MASK;
|
2013-07-09 18:38:31 +07:00
|
|
|
val |= dpll_params->mf << PLL_REGM_F_SHIFT;
|
2014-03-03 18:38:12 +07:00
|
|
|
ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION4, val);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION3);
|
2013-01-25 09:51:48 +07:00
|
|
|
val &= ~PLL_SD_MASK;
|
2013-07-09 18:38:31 +07:00
|
|
|
val |= dpll_params->sd << PLL_SD_SHIFT;
|
2014-03-03 18:38:12 +07:00
|
|
|
ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION3, val);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
ti_pipe3_writel(phy->pll_ctrl_base, PLL_GO, SET_PLL_GO);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
return ti_pipe3_dpll_wait_lock(phy);
|
2013-01-25 09:51:48 +07:00
|
|
|
}
|
|
|
|
|
2017-10-09 16:03:38 +07:00
|
|
|
static void ti_pipe3_calibrate(struct ti_pipe3 *phy)
|
|
|
|
{
|
|
|
|
u32 val;
|
2019-03-22 15:58:05 +07:00
|
|
|
struct pipe3_settings *s = &phy->settings;
|
2017-10-09 16:03:38 +07:00
|
|
|
|
2019-03-22 15:58:05 +07:00
|
|
|
val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_ANA_PROGRAMMABILITY);
|
2017-10-09 16:03:38 +07:00
|
|
|
val &= ~(INTERFACE_MASK | LOSD_MASK | MEM_PLLDIV);
|
2019-03-22 15:58:05 +07:00
|
|
|
val |= (s->ana_interface << INTERFACE_SHIFT | s->ana_losd << LOSD_SHIFT);
|
|
|
|
ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_ANA_PROGRAMMABILITY, val);
|
|
|
|
|
|
|
|
val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_DIGITAL_MODES);
|
|
|
|
val &= ~(MEM_HS_RATE_MASK | MEM_OVRD_HS_RATE | MEM_CDR_FASTLOCK |
|
|
|
|
MEM_CDR_LBW_MASK | MEM_CDR_STEPCNT_MASK | MEM_CDR_STL_MASK |
|
|
|
|
MEM_CDR_THR_MASK | MEM_CDR_THR_MODE | MEM_CDR_2NDO_SDM_MODE);
|
|
|
|
val |= s->dig_hs_rate << MEM_HS_RATE_SHIFT |
|
|
|
|
s->dig_ovrd_hs_rate << MEM_OVRD_HS_RATE_SHIFT |
|
|
|
|
s->dig_fastlock << MEM_CDR_FASTLOCK_SHIFT |
|
|
|
|
s->dig_lbw << MEM_CDR_LBW_SHIFT |
|
|
|
|
s->dig_stepcnt << MEM_CDR_STEPCNT_SHIFT |
|
|
|
|
s->dig_stl << MEM_CDR_STL_SHIFT |
|
|
|
|
s->dig_thr << MEM_CDR_THR_SHIFT |
|
|
|
|
s->dig_thr_mode << MEM_CDR_THR_MODE_SHIFT |
|
|
|
|
s->dig_2ndo_sdm_mode << MEM_CDR_2NDO_SDM_MODE_SHIFT;
|
|
|
|
ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_DIGITAL_MODES, val);
|
|
|
|
|
|
|
|
val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_TRIM);
|
|
|
|
val &= ~MEM_DLL_TRIM_SEL_MASK;
|
|
|
|
val |= s->dll_trim_sel << MEM_DLL_TRIM_SHIFT;
|
|
|
|
ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_TRIM, val);
|
|
|
|
|
|
|
|
val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_DLL);
|
|
|
|
val &= ~MEM_DLL_PHINT_RATE_MASK;
|
|
|
|
val |= s->dll_phint_rate << MEM_DLL_PHINT_RATE_SHIFT;
|
|
|
|
ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_DLL, val);
|
|
|
|
|
|
|
|
val = ti_pipe3_readl(phy->phy_rx, PIPE3_PHY_RX_EQUALIZER);
|
|
|
|
val &= ~(MEM_EQLEV_MASK | MEM_EQFTC_MASK | MEM_EQCTL_MASK |
|
|
|
|
MEM_OVRD_EQLEV | MEM_OVRD_EQFTC);
|
|
|
|
val |= s->eq_lev << MEM_EQLEV_SHIFT |
|
|
|
|
s->eq_ftc << MEM_EQFTC_SHIFT |
|
|
|
|
s->eq_ctl << MEM_EQCTL_SHIFT |
|
|
|
|
s->eq_ovrd_lev << MEM_OVRD_EQLEV_SHIFT |
|
|
|
|
s->eq_ovrd_ftc << MEM_OVRD_EQFTC_SHIFT;
|
|
|
|
ti_pipe3_writel(phy->phy_rx, PIPE3_PHY_RX_EQUALIZER, val);
|
|
|
|
|
|
|
|
if (phy->mode == PIPE3_MODE_SATA) {
|
|
|
|
val = ti_pipe3_readl(phy->phy_rx,
|
|
|
|
SATA_PHY_RX_IO_AND_A2D_OVERRIDES);
|
|
|
|
val &= ~MEM_CDR_LOS_SOURCE_MASK;
|
|
|
|
ti_pipe3_writel(phy->phy_rx, SATA_PHY_RX_IO_AND_A2D_OVERRIDES,
|
|
|
|
val);
|
|
|
|
}
|
2017-10-09 16:03:38 +07:00
|
|
|
}
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
static int ti_pipe3_init(struct phy *x)
|
2013-01-25 09:51:48 +07:00
|
|
|
{
|
2014-03-03 18:38:12 +07:00
|
|
|
struct ti_pipe3 *phy = phy_get_drvdata(x);
|
2014-03-06 21:38:43 +07:00
|
|
|
u32 val;
|
|
|
|
int ret = 0;
|
2013-07-09 18:38:31 +07:00
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
ti_pipe3_enable_clocks(phy);
|
phy: phy-ti-pipe3: fix inconsistent enumeration of PCIe gen2 cards
Prior to DRA74x silicon rev 1.1, pcie_pcs register bits 8-15 and bits 16-23
were used to configure RC delay count for phy1 and phy2 respectively.
phyid was used as index to distinguish the phys and to configure the delay
values appropriately.
As of DRA74x silicon rev 1.1, pcie_pcs register definition has changed.
Bits 16-23 are used to configure delay values for *both* phy1 and phy2.
Hence phyid is no longer required.
So, drop id field from ti_pipe3 structure and its subsequent references
for configuring pcie_pcs register.
Also, pcie_pcs register now needs to be configured with delay value of 0x96
at bit positions 16-23. See register description of CTRL_CORE_PCIE_PCS in
ARM572x TRM, SPRUHZ6, October 2014, section 18.5.2.2, table 18-1804.
This is needed to ensure Gen2 cards are enumerated consistently.
DRA72x silicon behaves same way as DRA74x rev 1.1 as far as this functionality
is considered.
Test results on DRA74x and DRA72x EVMs:
Before patch
------------
DRA74x ES 1.0: Gen1 cards work, Gen2 cards do not work (expected result due to
silicon errata)
DRA74x ES 1.1: Gen1 cards work, Gen2 cards do not work sometimes due to incorrect
programming of register
DRA72x: Gen1 cards work, Gen2 cards do not work sometimes due to incorrect
programming of register
After patch
-----------
DRA74x ES 1.0: Gen1 cards work, Gen2 cards do not work (expected result due to
silicon errata)
DRA74x ES 1.1: Gen1 cards work, Gen2 cards work consistently.
DRA72x: Gen1 and Gen2 cards enumerate consistently.
Signed-off-by: Vignesh R <vigneshr@ti.com>
Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
2014-12-16 16:22:50 +07:00
|
|
|
/*
|
|
|
|
* Set pcie_pcs register to 0x96 for proper functioning of phy
|
|
|
|
* as recommended in AM572x TRM SPRUHZ6, section 18.5.2.2, table
|
|
|
|
* 18-1804.
|
|
|
|
*/
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_PCIE) {
|
2015-12-21 15:54:11 +07:00
|
|
|
if (!phy->pcs_syscon) {
|
|
|
|
omap_control_pcie_pcs(phy->control_dev, 0x96);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
val = 0x96 << OMAP_CTRL_PCIE_PCS_DELAY_COUNT_SHIFT;
|
|
|
|
ret = regmap_update_bits(phy->pcs_syscon, phy->pcie_pcs_reg,
|
|
|
|
PCIE_PCS_MASK, val);
|
2019-03-22 15:58:07 +07:00
|
|
|
return ret;
|
2014-06-26 00:52:57 +07:00
|
|
|
}
|
2014-06-26 00:52:56 +07:00
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
/* Bring it out of IDLE if it is IDLE */
|
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
|
|
|
|
if (val & PLL_IDLE) {
|
|
|
|
val &= ~PLL_IDLE;
|
|
|
|
ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
|
|
|
|
ret = ti_pipe3_dpll_wait_lock(phy);
|
|
|
|
}
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2016-05-18 19:28:06 +07:00
|
|
|
/* SATA has issues if re-programmed when locked */
|
2014-03-06 21:38:43 +07:00
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
|
2019-03-22 15:58:04 +07:00
|
|
|
if ((val & PLL_LOCK) && phy->mode == PIPE3_MODE_SATA)
|
2016-05-18 19:28:06 +07:00
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* Program the DPLL */
|
|
|
|
ret = ti_pipe3_dpll_program(phy);
|
|
|
|
if (ret) {
|
|
|
|
ti_pipe3_disable_clocks(phy);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2019-03-22 15:58:05 +07:00
|
|
|
ti_pipe3_calibrate(phy);
|
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
return ret;
|
2013-01-25 09:51:48 +07:00
|
|
|
}
|
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
static int ti_pipe3_exit(struct phy *x)
|
|
|
|
{
|
|
|
|
struct ti_pipe3 *phy = phy_get_drvdata(x);
|
|
|
|
u32 val;
|
|
|
|
unsigned long timeout;
|
|
|
|
|
2015-07-17 20:47:22 +07:00
|
|
|
/* If dpll_reset_syscon is not present we wont power down SATA DPLL
|
|
|
|
* due to Errata i783
|
|
|
|
*/
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_SATA && !phy->dpll_reset_syscon)
|
2014-03-06 21:38:44 +07:00
|
|
|
return 0;
|
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
/* PCIe doesn't have internal DPLL */
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode != PIPE3_MODE_PCIE) {
|
2015-06-02 16:10:40 +07:00
|
|
|
/* Put DPLL in IDLE mode */
|
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
|
|
|
|
val |= PLL_IDLE;
|
|
|
|
ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
|
2014-03-06 21:38:43 +07:00
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
/* wait for LDO and Oscillator to power down */
|
|
|
|
timeout = jiffies + msecs_to_jiffies(PLL_IDLE_TIME);
|
|
|
|
do {
|
|
|
|
cpu_relax();
|
|
|
|
val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
|
|
|
|
if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
|
|
|
|
break;
|
|
|
|
} while (!time_after(jiffies, timeout));
|
|
|
|
|
|
|
|
if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
|
|
|
|
dev_err(phy->dev, "Failed to power down: PLL_STATUS 0x%x\n",
|
|
|
|
val);
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
2014-03-06 21:38:43 +07:00
|
|
|
}
|
|
|
|
|
2015-07-17 20:47:22 +07:00
|
|
|
/* i783: SATA needs control bit toggle after PLL unlock */
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_SATA) {
|
2015-07-17 20:47:22 +07:00
|
|
|
regmap_update_bits(phy->dpll_reset_syscon, phy->dpll_reset_reg,
|
|
|
|
SATA_PLL_SOFT_RESET, SATA_PLL_SOFT_RESET);
|
|
|
|
regmap_update_bits(phy->dpll_reset_syscon, phy->dpll_reset_reg,
|
|
|
|
SATA_PLL_SOFT_RESET, 0);
|
|
|
|
}
|
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
ti_pipe3_disable_clocks(phy);
|
|
|
|
|
2014-03-06 21:38:43 +07:00
|
|
|
return 0;
|
|
|
|
}
|
2015-07-15 14:33:51 +07:00
|
|
|
static const struct phy_ops ops = {
|
2014-03-03 18:38:12 +07:00
|
|
|
.init = ti_pipe3_init,
|
2014-03-06 21:38:43 +07:00
|
|
|
.exit = ti_pipe3_exit,
|
2014-03-03 18:38:12 +07:00
|
|
|
.power_on = ti_pipe3_power_on,
|
|
|
|
.power_off = ti_pipe3_power_off,
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
};
|
|
|
|
|
2014-03-07 13:13:39 +07:00
|
|
|
static const struct of_device_id ti_pipe3_id_table[];
|
|
|
|
|
2015-12-21 15:54:06 +07:00
|
|
|
static int ti_pipe3_get_clk(struct ti_pipe3 *phy)
|
2013-01-25 09:51:48 +07:00
|
|
|
{
|
2014-06-26 00:52:56 +07:00
|
|
|
struct clk *clk;
|
2015-12-21 15:54:06 +07:00
|
|
|
struct device *dev = phy->dev;
|
2014-03-06 21:38:42 +07:00
|
|
|
|
2015-12-21 15:54:05 +07:00
|
|
|
phy->refclk = devm_clk_get(dev, "refclk");
|
2015-01-13 19:23:20 +07:00
|
|
|
if (IS_ERR(phy->refclk)) {
|
2015-12-21 15:54:05 +07:00
|
|
|
dev_err(dev, "unable to get refclk\n");
|
2015-01-13 19:23:20 +07:00
|
|
|
/* older DTBs have missing refclk in SATA PHY
|
|
|
|
* so don't bail out in case of SATA PHY.
|
|
|
|
*/
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode != PIPE3_MODE_SATA)
|
2015-01-13 19:23:20 +07:00
|
|
|
return PTR_ERR(phy->refclk);
|
|
|
|
}
|
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode != PIPE3_MODE_SATA) {
|
2015-12-21 15:54:05 +07:00
|
|
|
phy->wkupclk = devm_clk_get(dev, "wkupclk");
|
2014-03-06 21:38:42 +07:00
|
|
|
if (IS_ERR(phy->wkupclk)) {
|
2015-12-21 15:54:05 +07:00
|
|
|
dev_err(dev, "unable to get wkupclk\n");
|
2014-03-06 21:38:42 +07:00
|
|
|
return PTR_ERR(phy->wkupclk);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
phy->wkupclk = ERR_PTR(-ENODEV);
|
2015-12-21 15:54:06 +07:00
|
|
|
}
|
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode != PIPE3_MODE_PCIE || phy->phy_power_syscon) {
|
2015-12-21 15:54:06 +07:00
|
|
|
phy->sys_clk = devm_clk_get(dev, "sysclk");
|
|
|
|
if (IS_ERR(phy->sys_clk)) {
|
|
|
|
dev_err(dev, "unable to get sysclk\n");
|
|
|
|
return -EINVAL;
|
2015-07-17 20:47:22 +07:00
|
|
|
}
|
2013-01-25 09:51:48 +07:00
|
|
|
}
|
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_PCIE) {
|
2015-12-21 15:54:05 +07:00
|
|
|
clk = devm_clk_get(dev, "dpll_ref");
|
2014-06-26 00:52:56 +07:00
|
|
|
if (IS_ERR(clk)) {
|
2015-12-21 15:54:05 +07:00
|
|
|
dev_err(dev, "unable to get dpll ref clk\n");
|
2014-06-26 00:52:56 +07:00
|
|
|
return PTR_ERR(clk);
|
|
|
|
}
|
|
|
|
clk_set_rate(clk, 1500000000);
|
|
|
|
|
2015-12-21 15:54:05 +07:00
|
|
|
clk = devm_clk_get(dev, "dpll_ref_m2");
|
2014-06-26 00:52:56 +07:00
|
|
|
if (IS_ERR(clk)) {
|
2015-12-21 15:54:05 +07:00
|
|
|
dev_err(dev, "unable to get dpll ref m2 clk\n");
|
2014-06-26 00:52:56 +07:00
|
|
|
return PTR_ERR(clk);
|
|
|
|
}
|
|
|
|
clk_set_rate(clk, 100000000);
|
|
|
|
|
2015-12-21 15:54:05 +07:00
|
|
|
clk = devm_clk_get(dev, "phy-div");
|
2014-06-26 00:52:56 +07:00
|
|
|
if (IS_ERR(clk)) {
|
2015-12-21 15:54:05 +07:00
|
|
|
dev_err(dev, "unable to get phy-div clk\n");
|
2014-06-26 00:52:56 +07:00
|
|
|
return PTR_ERR(clk);
|
|
|
|
}
|
|
|
|
clk_set_rate(clk, 100000000);
|
|
|
|
|
2015-12-21 15:54:05 +07:00
|
|
|
phy->div_clk = devm_clk_get(dev, "div-clk");
|
2014-06-26 00:52:56 +07:00
|
|
|
if (IS_ERR(phy->div_clk)) {
|
2015-12-21 15:54:05 +07:00
|
|
|
dev_err(dev, "unable to get div-clk\n");
|
2014-06-26 00:52:56 +07:00
|
|
|
return PTR_ERR(phy->div_clk);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
phy->div_clk = ERR_PTR(-ENODEV);
|
2013-01-25 09:51:48 +07:00
|
|
|
}
|
|
|
|
|
2015-12-21 15:54:06 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-12-21 15:54:07 +07:00
|
|
|
static int ti_pipe3_get_sysctrl(struct ti_pipe3 *phy)
|
|
|
|
{
|
|
|
|
struct device *dev = phy->dev;
|
|
|
|
struct device_node *node = dev->of_node;
|
|
|
|
struct device_node *control_node;
|
|
|
|
struct platform_device *control_pdev;
|
|
|
|
|
2015-12-21 15:54:10 +07:00
|
|
|
phy->phy_power_syscon = syscon_regmap_lookup_by_phandle(node,
|
|
|
|
"syscon-phy-power");
|
|
|
|
if (IS_ERR(phy->phy_power_syscon)) {
|
|
|
|
dev_dbg(dev,
|
|
|
|
"can't get syscon-phy-power, using control device\n");
|
|
|
|
phy->phy_power_syscon = NULL;
|
|
|
|
} else {
|
|
|
|
if (of_property_read_u32_index(node,
|
|
|
|
"syscon-phy-power", 1,
|
|
|
|
&phy->power_reg)) {
|
|
|
|
dev_err(dev, "couldn't get power reg. offset\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2015-12-21 15:54:07 +07:00
|
|
|
}
|
|
|
|
|
2015-12-21 15:54:10 +07:00
|
|
|
if (!phy->phy_power_syscon) {
|
|
|
|
control_node = of_parse_phandle(node, "ctrl-module", 0);
|
|
|
|
if (!control_node) {
|
|
|
|
dev_err(dev, "Failed to get control device phandle\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2015-12-21 15:54:07 +07:00
|
|
|
|
2015-12-21 15:54:10 +07:00
|
|
|
control_pdev = of_find_device_by_node(control_node);
|
|
|
|
if (!control_pdev) {
|
|
|
|
dev_err(dev, "Failed to get control device\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
phy->control_dev = &control_pdev->dev;
|
|
|
|
}
|
2015-12-21 15:54:07 +07:00
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_PCIE) {
|
2015-12-21 15:54:11 +07:00
|
|
|
phy->pcs_syscon = syscon_regmap_lookup_by_phandle(node,
|
|
|
|
"syscon-pcs");
|
|
|
|
if (IS_ERR(phy->pcs_syscon)) {
|
|
|
|
dev_dbg(dev,
|
|
|
|
"can't get syscon-pcs, using omap control\n");
|
|
|
|
phy->pcs_syscon = NULL;
|
|
|
|
} else {
|
|
|
|
if (of_property_read_u32_index(node,
|
|
|
|
"syscon-pcs", 1,
|
|
|
|
&phy->pcie_pcs_reg)) {
|
|
|
|
dev_err(dev,
|
|
|
|
"couldn't get pcie pcs reg. offset\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_SATA) {
|
2015-12-21 15:54:07 +07:00
|
|
|
phy->dpll_reset_syscon = syscon_regmap_lookup_by_phandle(node,
|
|
|
|
"syscon-pllreset");
|
|
|
|
if (IS_ERR(phy->dpll_reset_syscon)) {
|
|
|
|
dev_info(dev,
|
|
|
|
"can't get syscon-pllreset, sata dpll won't idle\n");
|
|
|
|
phy->dpll_reset_syscon = NULL;
|
|
|
|
} else {
|
|
|
|
if (of_property_read_u32_index(node,
|
|
|
|
"syscon-pllreset", 1,
|
|
|
|
&phy->dpll_reset_reg)) {
|
|
|
|
dev_err(dev,
|
|
|
|
"couldn't get pllreset reg. offset\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-10-09 16:03:38 +07:00
|
|
|
static int ti_pipe3_get_tx_rx_base(struct ti_pipe3 *phy)
|
|
|
|
{
|
|
|
|
struct resource *res;
|
|
|
|
struct device *dev = phy->dev;
|
|
|
|
struct platform_device *pdev = to_platform_device(dev);
|
|
|
|
|
|
|
|
res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
|
|
|
|
"phy_rx");
|
|
|
|
phy->phy_rx = devm_ioremap_resource(dev, res);
|
|
|
|
if (IS_ERR(phy->phy_rx))
|
|
|
|
return PTR_ERR(phy->phy_rx);
|
|
|
|
|
|
|
|
res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
|
|
|
|
"phy_tx");
|
|
|
|
phy->phy_tx = devm_ioremap_resource(dev, res);
|
|
|
|
|
|
|
|
return PTR_ERR_OR_ZERO(phy->phy_tx);
|
|
|
|
}
|
|
|
|
|
2015-12-21 15:54:08 +07:00
|
|
|
static int ti_pipe3_get_pll_base(struct ti_pipe3 *phy)
|
|
|
|
{
|
|
|
|
struct resource *res;
|
|
|
|
struct device *dev = phy->dev;
|
|
|
|
struct platform_device *pdev = to_platform_device(dev);
|
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_PCIE)
|
2015-12-21 15:54:08 +07:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
|
|
|
|
"pll_ctrl");
|
|
|
|
phy->pll_ctrl_base = devm_ioremap_resource(dev, res);
|
2016-10-20 13:53:39 +07:00
|
|
|
return PTR_ERR_OR_ZERO(phy->pll_ctrl_base);
|
2015-12-21 15:54:08 +07:00
|
|
|
}
|
|
|
|
|
2015-12-21 15:54:06 +07:00
|
|
|
static int ti_pipe3_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct ti_pipe3 *phy;
|
|
|
|
struct phy *generic_phy;
|
|
|
|
struct phy_provider *phy_provider;
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
int ret;
|
2019-03-22 15:58:04 +07:00
|
|
|
const struct of_device_id *match;
|
|
|
|
struct pipe3_data *data;
|
2015-12-21 15:54:06 +07:00
|
|
|
|
|
|
|
phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
|
|
|
|
if (!phy)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2019-03-22 15:58:04 +07:00
|
|
|
match = of_match_device(ti_pipe3_id_table, dev);
|
|
|
|
if (!match)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
data = (struct pipe3_data *)match->data;
|
|
|
|
if (!data) {
|
|
|
|
dev_err(dev, "no driver data\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
phy->dev = dev;
|
|
|
|
phy->mode = data->mode;
|
|
|
|
phy->dpll_map = data->dpll_map;
|
2019-03-22 15:58:05 +07:00
|
|
|
phy->settings = data->settings;
|
2015-12-21 15:54:06 +07:00
|
|
|
|
2015-12-21 15:54:08 +07:00
|
|
|
ret = ti_pipe3_get_pll_base(phy);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2015-12-21 15:54:06 +07:00
|
|
|
|
2017-10-09 16:03:38 +07:00
|
|
|
ret = ti_pipe3_get_tx_rx_base(phy);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2015-12-21 15:54:07 +07:00
|
|
|
ret = ti_pipe3_get_sysctrl(phy);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2015-12-21 15:54:06 +07:00
|
|
|
|
|
|
|
ret = ti_pipe3_get_clk(phy);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2013-01-25 09:51:48 +07:00
|
|
|
platform_set_drvdata(pdev, phy);
|
2015-12-21 15:54:05 +07:00
|
|
|
pm_runtime_enable(dev);
|
2015-07-17 20:47:22 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Prevent auto-disable of refclk for SATA PHY due to Errata i783
|
|
|
|
*/
|
2019-03-22 15:58:04 +07:00
|
|
|
if (phy->mode == PIPE3_MODE_SATA) {
|
2015-07-17 20:47:22 +07:00
|
|
|
if (!IS_ERR(phy->refclk)) {
|
2015-06-02 16:10:40 +07:00
|
|
|
clk_prepare_enable(phy->refclk);
|
2015-07-17 20:47:22 +07:00
|
|
|
phy->sata_refclk_enabled = true;
|
|
|
|
}
|
|
|
|
}
|
2014-03-03 18:38:12 +07:00
|
|
|
|
2015-12-21 15:54:05 +07:00
|
|
|
generic_phy = devm_phy_create(dev, NULL, &ops);
|
2014-03-03 18:38:12 +07:00
|
|
|
if (IS_ERR(generic_phy))
|
|
|
|
return PTR_ERR(generic_phy);
|
|
|
|
|
|
|
|
phy_set_drvdata(generic_phy, phy);
|
2015-12-21 15:54:09 +07:00
|
|
|
|
|
|
|
ti_pipe3_power_off(generic_phy);
|
|
|
|
|
2015-12-21 15:54:05 +07:00
|
|
|
phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
|
2016-10-20 13:53:39 +07:00
|
|
|
return PTR_ERR_OR_ZERO(phy_provider);
|
2013-01-25 09:51:48 +07:00
|
|
|
}
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
static int ti_pipe3_remove(struct platform_device *pdev)
|
2013-01-25 09:51:48 +07:00
|
|
|
{
|
|
|
|
pm_runtime_disable(&pdev->dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
static int ti_pipe3_enable_clocks(struct ti_pipe3 *phy)
|
2015-01-13 19:23:20 +07:00
|
|
|
{
|
2015-06-02 16:10:40 +07:00
|
|
|
int ret = 0;
|
2015-01-13 19:23:20 +07:00
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
if (!IS_ERR(phy->refclk)) {
|
2015-01-13 19:23:20 +07:00
|
|
|
ret = clk_prepare_enable(phy->refclk);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(phy->dev, "Failed to enable refclk %d\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-03-07 12:57:09 +07:00
|
|
|
if (!IS_ERR(phy->wkupclk)) {
|
|
|
|
ret = clk_prepare_enable(phy->wkupclk);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(phy->dev, "Failed to enable wkupclk %d\n", ret);
|
2015-06-02 16:10:40 +07:00
|
|
|
goto disable_refclk;
|
2014-03-07 12:57:09 +07:00
|
|
|
}
|
2013-01-25 09:51:48 +07:00
|
|
|
}
|
|
|
|
|
2014-06-26 00:52:56 +07:00
|
|
|
if (!IS_ERR(phy->div_clk)) {
|
|
|
|
ret = clk_prepare_enable(phy->div_clk);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(phy->dev, "Failed to enable div_clk %d\n", ret);
|
2015-06-02 16:10:40 +07:00
|
|
|
goto disable_wkupclk;
|
2014-06-26 00:52:56 +07:00
|
|
|
}
|
|
|
|
}
|
2015-01-13 19:23:19 +07:00
|
|
|
|
2013-01-25 09:51:48 +07:00
|
|
|
return 0;
|
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
disable_wkupclk:
|
2014-06-26 00:52:56 +07:00
|
|
|
if (!IS_ERR(phy->wkupclk))
|
|
|
|
clk_disable_unprepare(phy->wkupclk);
|
|
|
|
|
2015-06-02 16:10:40 +07:00
|
|
|
disable_refclk:
|
2014-03-07 12:57:09 +07:00
|
|
|
if (!IS_ERR(phy->refclk))
|
|
|
|
clk_disable_unprepare(phy->refclk);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2015-01-13 19:23:19 +07:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ti_pipe3_disable_clocks(struct ti_pipe3 *phy)
|
|
|
|
{
|
|
|
|
if (!IS_ERR(phy->wkupclk))
|
|
|
|
clk_disable_unprepare(phy->wkupclk);
|
2015-07-17 20:47:22 +07:00
|
|
|
if (!IS_ERR(phy->refclk)) {
|
2015-06-02 16:10:40 +07:00
|
|
|
clk_disable_unprepare(phy->refclk);
|
2015-07-17 20:47:22 +07:00
|
|
|
/*
|
|
|
|
* SATA refclk needs an additional disable as we left it
|
|
|
|
* on in probe to avoid Errata i783
|
|
|
|
*/
|
|
|
|
if (phy->sata_refclk_enabled) {
|
|
|
|
clk_disable_unprepare(phy->refclk);
|
|
|
|
phy->sata_refclk_enabled = false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-01-13 19:23:19 +07:00
|
|
|
if (!IS_ERR(phy->div_clk))
|
|
|
|
clk_disable_unprepare(phy->div_clk);
|
|
|
|
}
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
static const struct of_device_id ti_pipe3_id_table[] = {
|
2014-03-07 13:13:39 +07:00
|
|
|
{
|
|
|
|
.compatible = "ti,phy-usb3",
|
2019-03-22 15:58:04 +07:00
|
|
|
.data = &data_usb,
|
2014-03-07 13:13:39 +07:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,omap-usb3",
|
2019-03-22 15:58:04 +07:00
|
|
|
.data = &data_usb,
|
2014-03-07 13:13:39 +07:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,phy-pipe3-sata",
|
2019-03-22 15:58:04 +07:00
|
|
|
.data = &data_sata,
|
2014-03-07 13:13:39 +07:00
|
|
|
},
|
2014-06-26 00:52:56 +07:00
|
|
|
{
|
|
|
|
.compatible = "ti,phy-pipe3-pcie",
|
2019-03-22 15:58:04 +07:00
|
|
|
.data = &data_pcie,
|
2014-06-26 00:52:56 +07:00
|
|
|
},
|
2013-01-25 09:51:48 +07:00
|
|
|
{}
|
|
|
|
};
|
2014-03-03 18:38:12 +07:00
|
|
|
MODULE_DEVICE_TABLE(of, ti_pipe3_id_table);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
static struct platform_driver ti_pipe3_driver = {
|
|
|
|
.probe = ti_pipe3_probe,
|
|
|
|
.remove = ti_pipe3_remove,
|
2013-01-25 09:51:48 +07:00
|
|
|
.driver = {
|
2014-03-03 18:38:12 +07:00
|
|
|
.name = "ti-pipe3",
|
2015-03-05 17:20:53 +07:00
|
|
|
.of_match_table = ti_pipe3_id_table,
|
2013-01-25 09:51:48 +07:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2014-03-03 18:38:12 +07:00
|
|
|
module_platform_driver(ti_pipe3_driver);
|
2013-01-25 09:51:48 +07:00
|
|
|
|
2015-03-06 23:01:21 +07:00
|
|
|
MODULE_ALIAS("platform:ti_pipe3");
|
2013-01-25 09:51:48 +07:00
|
|
|
MODULE_AUTHOR("Texas Instruments Inc.");
|
2014-03-03 18:38:12 +07:00
|
|
|
MODULE_DESCRIPTION("TI PIPE3 phy driver");
|
2013-01-25 09:51:48 +07:00
|
|
|
MODULE_LICENSE("GPL v2");
|