2012-10-16 14:25:43 +07:00
|
|
|
/*
|
|
|
|
* TI Touch Screen / ADC MFD driver
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation version 2.
|
|
|
|
*
|
|
|
|
* This program is distributed "as is" WITHOUT ANY WARRANTY of any
|
|
|
|
* kind, whether express or implied; without even the implied warranty
|
|
|
|
* of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/regmap.h>
|
|
|
|
#include <linux/mfd/core.h>
|
|
|
|
#include <linux/pm_runtime.h>
|
2013-01-24 10:45:09 +07:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_device.h>
|
2013-12-19 22:28:31 +07:00
|
|
|
#include <linux/sched.h>
|
2012-10-16 14:25:43 +07:00
|
|
|
|
|
|
|
#include <linux/mfd/ti_am335x_tscadc.h>
|
|
|
|
|
|
|
|
static unsigned int tscadc_readl(struct ti_tscadc_dev *tsadc, unsigned int reg)
|
|
|
|
{
|
|
|
|
unsigned int val;
|
|
|
|
|
|
|
|
regmap_read(tsadc->regmap_tscadc, reg, &val);
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void tscadc_writel(struct ti_tscadc_dev *tsadc, unsigned int reg,
|
|
|
|
unsigned int val)
|
|
|
|
{
|
|
|
|
regmap_write(tsadc->regmap_tscadc, reg, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct regmap_config tscadc_regmap_config = {
|
|
|
|
.name = "ti_tscadc",
|
|
|
|
.reg_bits = 32,
|
|
|
|
.reg_stride = 4,
|
|
|
|
.val_bits = 32,
|
|
|
|
};
|
|
|
|
|
2013-12-19 22:28:29 +07:00
|
|
|
void am335x_tsc_se_set_cache(struct ti_tscadc_dev *tsadc, u32 val)
|
2013-01-24 10:45:05 +07:00
|
|
|
{
|
2013-10-22 21:12:39 +07:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&tsadc->reg_lock, flags);
|
2013-12-19 22:28:31 +07:00
|
|
|
tsadc->reg_se_cache = val;
|
|
|
|
if (tsadc->adc_waiting)
|
|
|
|
wake_up(&tsadc->reg_se_wait);
|
|
|
|
else if (!tsadc->adc_in_use)
|
|
|
|
tscadc_writel(tsadc, REG_SE, val);
|
|
|
|
|
2013-10-22 21:12:39 +07:00
|
|
|
spin_unlock_irqrestore(&tsadc->reg_lock, flags);
|
2013-01-24 10:45:05 +07:00
|
|
|
}
|
2013-12-19 22:28:29 +07:00
|
|
|
EXPORT_SYMBOL_GPL(am335x_tsc_se_set_cache);
|
|
|
|
|
2013-12-19 22:28:31 +07:00
|
|
|
static void am335x_tscadc_need_adc(struct ti_tscadc_dev *tsadc)
|
|
|
|
{
|
|
|
|
DEFINE_WAIT(wait);
|
|
|
|
u32 reg;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* disable TSC steps so it does not run while the ADC is using it. If
|
|
|
|
* write 0 while it is running (it just started or was already running)
|
|
|
|
* then it completes all steps that were enabled and stops then.
|
|
|
|
*/
|
|
|
|
tscadc_writel(tsadc, REG_SE, 0);
|
|
|
|
reg = tscadc_readl(tsadc, REG_ADCFSM);
|
|
|
|
if (reg & SEQ_STATUS) {
|
|
|
|
tsadc->adc_waiting = true;
|
|
|
|
prepare_to_wait(&tsadc->reg_se_wait, &wait,
|
|
|
|
TASK_UNINTERRUPTIBLE);
|
|
|
|
spin_unlock_irq(&tsadc->reg_lock);
|
|
|
|
|
|
|
|
schedule();
|
|
|
|
|
|
|
|
spin_lock_irq(&tsadc->reg_lock);
|
|
|
|
finish_wait(&tsadc->reg_se_wait, &wait);
|
|
|
|
|
|
|
|
reg = tscadc_readl(tsadc, REG_ADCFSM);
|
|
|
|
WARN_ON(reg & SEQ_STATUS);
|
|
|
|
tsadc->adc_waiting = false;
|
|
|
|
}
|
|
|
|
tsadc->adc_in_use = true;
|
|
|
|
}
|
|
|
|
|
2013-12-19 22:28:29 +07:00
|
|
|
void am335x_tsc_se_set_once(struct ti_tscadc_dev *tsadc, u32 val)
|
2013-12-19 22:28:31 +07:00
|
|
|
{
|
|
|
|
spin_lock_irq(&tsadc->reg_lock);
|
|
|
|
am335x_tscadc_need_adc(tsadc);
|
|
|
|
|
|
|
|
tscadc_writel(tsadc, REG_SE, val);
|
|
|
|
spin_unlock_irq(&tsadc->reg_lock);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(am335x_tsc_se_set_once);
|
|
|
|
|
|
|
|
void am335x_tsc_se_adc_done(struct ti_tscadc_dev *tsadc)
|
2013-12-19 22:28:29 +07:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&tsadc->reg_lock, flags);
|
2013-12-19 22:28:31 +07:00
|
|
|
tsadc->adc_in_use = false;
|
|
|
|
tscadc_writel(tsadc, REG_SE, tsadc->reg_se_cache);
|
2013-12-19 22:28:29 +07:00
|
|
|
spin_unlock_irqrestore(&tsadc->reg_lock, flags);
|
|
|
|
}
|
2013-12-19 22:28:31 +07:00
|
|
|
EXPORT_SYMBOL_GPL(am335x_tsc_se_adc_done);
|
2013-01-24 10:45:05 +07:00
|
|
|
|
|
|
|
void am335x_tsc_se_clr(struct ti_tscadc_dev *tsadc, u32 val)
|
|
|
|
{
|
2013-10-22 21:12:39 +07:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&tsadc->reg_lock, flags);
|
2013-01-24 10:45:05 +07:00
|
|
|
tsadc->reg_se_cache &= ~val;
|
2013-12-19 22:28:31 +07:00
|
|
|
tscadc_writel(tsadc, REG_SE, tsadc->reg_se_cache);
|
2013-10-22 21:12:39 +07:00
|
|
|
spin_unlock_irqrestore(&tsadc->reg_lock, flags);
|
2013-01-24 10:45:05 +07:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(am335x_tsc_se_clr);
|
|
|
|
|
2012-10-16 14:25:43 +07:00
|
|
|
static void tscadc_idle_config(struct ti_tscadc_dev *config)
|
|
|
|
{
|
|
|
|
unsigned int idleconfig;
|
|
|
|
|
|
|
|
idleconfig = STEPCONFIG_YNN | STEPCONFIG_INM_ADCREFM |
|
|
|
|
STEPCONFIG_INP_ADCREFM | STEPCONFIG_YPN;
|
|
|
|
|
|
|
|
tscadc_writel(config, REG_IDLECONFIG, idleconfig);
|
|
|
|
}
|
|
|
|
|
2012-12-22 06:03:15 +07:00
|
|
|
static int ti_tscadc_probe(struct platform_device *pdev)
|
2012-10-16 14:25:43 +07:00
|
|
|
{
|
|
|
|
struct ti_tscadc_dev *tscadc;
|
|
|
|
struct resource *res;
|
|
|
|
struct clk *clk;
|
2013-01-24 10:45:09 +07:00
|
|
|
struct device_node *node = pdev->dev.of_node;
|
2012-10-16 14:25:44 +07:00
|
|
|
struct mfd_cell *cell;
|
2013-05-29 22:39:02 +07:00
|
|
|
struct property *prop;
|
|
|
|
const __be32 *cur;
|
|
|
|
u32 val;
|
2012-10-16 14:25:43 +07:00
|
|
|
int err, ctrl;
|
2013-09-24 03:43:29 +07:00
|
|
|
int clock_rate;
|
2013-01-24 10:45:09 +07:00
|
|
|
int tsc_wires = 0, adc_channels = 0, total_channels;
|
2013-05-29 22:39:02 +07:00
|
|
|
int readouts = 0;
|
2012-10-16 14:25:43 +07:00
|
|
|
|
2013-05-21 22:56:49 +07:00
|
|
|
if (!pdev->dev.of_node) {
|
|
|
|
dev_err(&pdev->dev, "Could not find valid DT data.\n");
|
2012-10-16 14:25:43 +07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2013-05-21 22:56:49 +07:00
|
|
|
node = of_get_child_by_name(pdev->dev.of_node, "tsc");
|
|
|
|
of_property_read_u32(node, "ti,wires", &tsc_wires);
|
2013-05-29 22:39:02 +07:00
|
|
|
of_property_read_u32(node, "ti,coordiante-readouts", &readouts);
|
2013-01-24 10:45:09 +07:00
|
|
|
|
2013-05-21 22:56:49 +07:00
|
|
|
node = of_get_child_by_name(pdev->dev.of_node, "adc");
|
2013-05-29 22:39:02 +07:00
|
|
|
of_property_for_each_u32(node, "ti,adc-channels", prop, cur, val) {
|
|
|
|
adc_channels++;
|
|
|
|
if (val > 7) {
|
|
|
|
dev_err(&pdev->dev, " PIN numbers are 0..7 (not %d)\n",
|
|
|
|
val);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
2012-10-16 14:25:45 +07:00
|
|
|
total_channels = tsc_wires + adc_channels;
|
|
|
|
if (total_channels > 8) {
|
|
|
|
dev_err(&pdev->dev, "Number of i/p channels more than 8\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2012-10-13 20:37:24 +07:00
|
|
|
if (total_channels == 0) {
|
|
|
|
dev_err(&pdev->dev, "Need atleast one channel.\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2012-10-16 14:25:44 +07:00
|
|
|
|
2013-05-29 22:39:02 +07:00
|
|
|
if (readouts * 2 + 2 + adc_channels > 16) {
|
|
|
|
dev_err(&pdev->dev, "Too many step configurations requested\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2012-10-16 14:25:43 +07:00
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!res) {
|
|
|
|
dev_err(&pdev->dev, "no memory resource defined.\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Allocate memory for device */
|
|
|
|
tscadc = devm_kzalloc(&pdev->dev,
|
|
|
|
sizeof(struct ti_tscadc_dev), GFP_KERNEL);
|
|
|
|
if (!tscadc) {
|
|
|
|
dev_err(&pdev->dev, "failed to allocate memory.\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
tscadc->dev = &pdev->dev;
|
2012-11-06 15:09:03 +07:00
|
|
|
|
|
|
|
err = platform_get_irq(pdev, 0);
|
|
|
|
if (err < 0) {
|
|
|
|
dev_err(&pdev->dev, "no irq ID is specified.\n");
|
|
|
|
goto ret;
|
|
|
|
} else
|
|
|
|
tscadc->irq = err;
|
2012-10-16 14:25:43 +07:00
|
|
|
|
|
|
|
res = devm_request_mem_region(&pdev->dev,
|
|
|
|
res->start, resource_size(res), pdev->name);
|
|
|
|
if (!res) {
|
|
|
|
dev_err(&pdev->dev, "failed to reserve registers.\n");
|
2012-11-06 15:09:03 +07:00
|
|
|
return -EBUSY;
|
2012-10-16 14:25:43 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
tscadc->tscadc_base = devm_ioremap(&pdev->dev,
|
|
|
|
res->start, resource_size(res));
|
|
|
|
if (!tscadc->tscadc_base) {
|
|
|
|
dev_err(&pdev->dev, "failed to map registers.\n");
|
2012-11-06 15:09:03 +07:00
|
|
|
return -ENOMEM;
|
2012-10-16 14:25:43 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
tscadc->regmap_tscadc = devm_regmap_init_mmio(&pdev->dev,
|
|
|
|
tscadc->tscadc_base, &tscadc_regmap_config);
|
|
|
|
if (IS_ERR(tscadc->regmap_tscadc)) {
|
|
|
|
dev_err(&pdev->dev, "regmap init failed\n");
|
|
|
|
err = PTR_ERR(tscadc->regmap_tscadc);
|
2012-11-06 15:09:03 +07:00
|
|
|
goto ret;
|
2012-10-16 14:25:43 +07:00
|
|
|
}
|
|
|
|
|
2013-01-24 10:45:05 +07:00
|
|
|
spin_lock_init(&tscadc->reg_lock);
|
2013-12-19 22:28:31 +07:00
|
|
|
init_waitqueue_head(&tscadc->reg_se_wait);
|
|
|
|
|
2012-10-16 14:25:43 +07:00
|
|
|
pm_runtime_enable(&pdev->dev);
|
|
|
|
pm_runtime_get_sync(&pdev->dev);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The TSC_ADC_Subsystem has 2 clock domains
|
|
|
|
* OCP_CLK and ADC_CLK.
|
|
|
|
* The ADC clock is expected to run at target of 3MHz,
|
|
|
|
* and expected to capture 12-bit data at a rate of 200 KSPS.
|
|
|
|
* The TSC_ADC_SS controller design assumes the OCP clock is
|
|
|
|
* at least 6x faster than the ADC clock.
|
|
|
|
*/
|
|
|
|
clk = clk_get(&pdev->dev, "adc_tsc_fck");
|
|
|
|
if (IS_ERR(clk)) {
|
|
|
|
dev_err(&pdev->dev, "failed to get TSC fck\n");
|
|
|
|
err = PTR_ERR(clk);
|
|
|
|
goto err_disable_clk;
|
|
|
|
}
|
|
|
|
clock_rate = clk_get_rate(clk);
|
|
|
|
clk_put(clk);
|
2013-09-24 03:43:29 +07:00
|
|
|
tscadc->clk_div = clock_rate / ADC_CLK;
|
2013-07-20 23:27:35 +07:00
|
|
|
|
2012-10-16 14:25:43 +07:00
|
|
|
/* TSCADC_CLKDIV needs to be configured to the value minus 1 */
|
2013-09-24 03:43:29 +07:00
|
|
|
tscadc->clk_div--;
|
|
|
|
tscadc_writel(tscadc, REG_CLKDIV, tscadc->clk_div);
|
2012-10-16 14:25:43 +07:00
|
|
|
|
|
|
|
/* Set the control register bits */
|
|
|
|
ctrl = CNTRLREG_STEPCONFIGWRT |
|
2013-07-20 23:27:34 +07:00
|
|
|
CNTRLREG_STEPID;
|
|
|
|
if (tsc_wires > 0)
|
|
|
|
ctrl |= CNTRLREG_4WIRE | CNTRLREG_TSCENB;
|
2012-10-16 14:25:43 +07:00
|
|
|
tscadc_writel(tscadc, REG_CTRL, ctrl);
|
|
|
|
|
|
|
|
/* Set register bits for Idle Config Mode */
|
2013-07-20 23:27:34 +07:00
|
|
|
if (tsc_wires > 0)
|
|
|
|
tscadc_idle_config(tscadc);
|
2012-10-16 14:25:43 +07:00
|
|
|
|
|
|
|
/* Enable the TSC module enable bit */
|
|
|
|
ctrl = tscadc_readl(tscadc, REG_CTRL);
|
|
|
|
ctrl |= CNTRLREG_TSCSSENB;
|
|
|
|
tscadc_writel(tscadc, REG_CTRL, ctrl);
|
|
|
|
|
2012-10-13 20:37:24 +07:00
|
|
|
tscadc->used_cells = 0;
|
|
|
|
tscadc->tsc_cell = -1;
|
|
|
|
tscadc->adc_cell = -1;
|
|
|
|
|
2012-10-16 14:25:44 +07:00
|
|
|
/* TSC Cell */
|
2012-10-13 20:37:24 +07:00
|
|
|
if (tsc_wires > 0) {
|
|
|
|
tscadc->tsc_cell = tscadc->used_cells;
|
|
|
|
cell = &tscadc->cells[tscadc->used_cells++];
|
2013-05-27 22:08:28 +07:00
|
|
|
cell->name = "TI-am335x-tsc";
|
2012-10-13 20:37:24 +07:00
|
|
|
cell->of_compatible = "ti,am3359-tsc";
|
|
|
|
cell->platform_data = &tscadc;
|
|
|
|
cell->pdata_size = sizeof(tscadc);
|
|
|
|
}
|
2012-10-16 14:25:44 +07:00
|
|
|
|
2012-10-16 14:25:45 +07:00
|
|
|
/* ADC Cell */
|
2012-10-13 20:37:24 +07:00
|
|
|
if (adc_channels > 0) {
|
|
|
|
tscadc->adc_cell = tscadc->used_cells;
|
|
|
|
cell = &tscadc->cells[tscadc->used_cells++];
|
2013-05-27 22:12:52 +07:00
|
|
|
cell->name = "TI-am335x-adc";
|
2012-10-13 20:37:24 +07:00
|
|
|
cell->of_compatible = "ti,am3359-adc";
|
|
|
|
cell->platform_data = &tscadc;
|
|
|
|
cell->pdata_size = sizeof(tscadc);
|
|
|
|
}
|
2012-10-16 14:25:45 +07:00
|
|
|
|
2012-10-16 14:25:43 +07:00
|
|
|
err = mfd_add_devices(&pdev->dev, pdev->id, tscadc->cells,
|
2012-10-13 20:37:24 +07:00
|
|
|
tscadc->used_cells, NULL, 0, NULL);
|
2012-10-16 14:25:43 +07:00
|
|
|
if (err < 0)
|
|
|
|
goto err_disable_clk;
|
|
|
|
|
|
|
|
device_init_wakeup(&pdev->dev, true);
|
|
|
|
platform_set_drvdata(pdev, tscadc);
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_disable_clk:
|
|
|
|
pm_runtime_put_sync(&pdev->dev);
|
|
|
|
pm_runtime_disable(&pdev->dev);
|
2012-11-06 15:09:03 +07:00
|
|
|
ret:
|
2012-10-16 14:25:43 +07:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2012-12-22 06:03:15 +07:00
|
|
|
static int ti_tscadc_remove(struct platform_device *pdev)
|
2012-10-16 14:25:43 +07:00
|
|
|
{
|
|
|
|
struct ti_tscadc_dev *tscadc = platform_get_drvdata(pdev);
|
|
|
|
|
|
|
|
tscadc_writel(tscadc, REG_SE, 0x00);
|
|
|
|
|
|
|
|
pm_runtime_put_sync(&pdev->dev);
|
|
|
|
pm_runtime_disable(&pdev->dev);
|
|
|
|
|
|
|
|
mfd_remove_devices(tscadc->dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
static int tscadc_suspend(struct device *dev)
|
|
|
|
{
|
|
|
|
struct ti_tscadc_dev *tscadc_dev = dev_get_drvdata(dev);
|
|
|
|
|
|
|
|
tscadc_writel(tscadc_dev, REG_SE, 0x00);
|
|
|
|
pm_runtime_put_sync(dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int tscadc_resume(struct device *dev)
|
|
|
|
{
|
|
|
|
struct ti_tscadc_dev *tscadc_dev = dev_get_drvdata(dev);
|
|
|
|
unsigned int restore, ctrl;
|
|
|
|
|
|
|
|
pm_runtime_get_sync(dev);
|
|
|
|
|
|
|
|
/* context restore */
|
2013-07-20 23:27:34 +07:00
|
|
|
ctrl = CNTRLREG_STEPCONFIGWRT | CNTRLREG_STEPID;
|
|
|
|
if (tscadc_dev->tsc_cell != -1)
|
|
|
|
ctrl |= CNTRLREG_TSCENB | CNTRLREG_4WIRE;
|
2012-10-16 14:25:43 +07:00
|
|
|
tscadc_writel(tscadc_dev, REG_CTRL, ctrl);
|
2013-07-20 23:27:34 +07:00
|
|
|
|
|
|
|
if (tscadc_dev->tsc_cell != -1)
|
|
|
|
tscadc_idle_config(tscadc_dev);
|
2012-10-16 14:25:43 +07:00
|
|
|
restore = tscadc_readl(tscadc_dev, REG_CTRL);
|
|
|
|
tscadc_writel(tscadc_dev, REG_CTRL,
|
|
|
|
(restore | CNTRLREG_TSCSSENB));
|
|
|
|
|
2013-09-24 03:43:29 +07:00
|
|
|
tscadc_writel(tscadc_dev, REG_CLKDIV, tscadc_dev->clk_div);
|
|
|
|
|
2012-10-16 14:25:43 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dev_pm_ops tscadc_pm_ops = {
|
|
|
|
.suspend = tscadc_suspend,
|
|
|
|
.resume = tscadc_resume,
|
|
|
|
};
|
|
|
|
#define TSCADC_PM_OPS (&tscadc_pm_ops)
|
|
|
|
#else
|
|
|
|
#define TSCADC_PM_OPS NULL
|
|
|
|
#endif
|
|
|
|
|
2013-01-24 10:45:09 +07:00
|
|
|
static const struct of_device_id ti_tscadc_dt_ids[] = {
|
|
|
|
{ .compatible = "ti,am3359-tscadc", },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, ti_tscadc_dt_ids);
|
|
|
|
|
2012-10-16 14:25:43 +07:00
|
|
|
static struct platform_driver ti_tscadc_driver = {
|
|
|
|
.driver = {
|
2013-01-24 10:45:09 +07:00
|
|
|
.name = "ti_am3359-tscadc",
|
2012-10-16 14:25:43 +07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.pm = TSCADC_PM_OPS,
|
2013-10-15 10:48:49 +07:00
|
|
|
.of_match_table = ti_tscadc_dt_ids,
|
2012-10-16 14:25:43 +07:00
|
|
|
},
|
|
|
|
.probe = ti_tscadc_probe,
|
2012-12-22 06:03:15 +07:00
|
|
|
.remove = ti_tscadc_remove,
|
2012-10-16 14:25:43 +07:00
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
module_platform_driver(ti_tscadc_driver);
|
|
|
|
|
|
|
|
MODULE_DESCRIPTION("TI touchscreen / ADC MFD controller driver");
|
|
|
|
MODULE_AUTHOR("Rachna Patil <rachna@ti.com>");
|
|
|
|
MODULE_LICENSE("GPL");
|