2018-05-08 01:23:40 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
//
|
|
|
|
// Copyright 2011 Freescale Semiconductor, Inc.
|
|
|
|
// Copyright 2011 Linaro Ltd.
|
2011-10-17 07:42:17 +07:00
|
|
|
|
2013-02-20 09:32:52 +07:00
|
|
|
#include "imx51-pinfunc.h"
|
2013-11-14 17:18:59 +07:00
|
|
|
#include <dt-bindings/clock/imx5-clock.h>
|
2013-11-19 18:47:27 +07:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
2014-01-11 13:54:19 +07:00
|
|
|
#include <dt-bindings/input/input.h>
|
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
2011-10-17 07:42:17 +07:00
|
|
|
|
|
|
|
/ {
|
2016-11-12 22:30:35 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2017-01-23 23:54:10 +07:00
|
|
|
/*
|
|
|
|
* The decompressor and also some bootloaders rely on a
|
|
|
|
* pre-existing /chosen node to be available to insert the
|
|
|
|
* command line and merge other ATAGS info.
|
|
|
|
*/
|
|
|
|
chosen {};
|
2016-11-12 22:30:35 +07:00
|
|
|
|
2011-10-17 07:42:17 +07:00
|
|
|
aliases {
|
2014-02-28 18:58:41 +07:00
|
|
|
ethernet0 = &fec;
|
2012-08-05 13:01:28 +07:00
|
|
|
gpio0 = &gpio1;
|
|
|
|
gpio1 = &gpio2;
|
|
|
|
gpio2 = &gpio3;
|
|
|
|
gpio3 = &gpio4;
|
2013-06-25 20:51:55 +07:00
|
|
|
i2c0 = &i2c1;
|
|
|
|
i2c1 = &i2c2;
|
2014-01-16 19:44:21 +07:00
|
|
|
mmc0 = &esdhc1;
|
|
|
|
mmc1 = &esdhc2;
|
|
|
|
mmc2 = &esdhc3;
|
|
|
|
mmc3 = &esdhc4;
|
2013-06-25 20:51:55 +07:00
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
spi0 = &ecspi1;
|
|
|
|
spi1 = &ecspi2;
|
|
|
|
spi2 = &cspi;
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
tzic: tz-interrupt-controller@e0000000 {
|
|
|
|
compatible = "fsl,imx51-tzic", "fsl,tzic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
reg = <0xe0000000 0x4000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
ckil {
|
|
|
|
compatible = "fsl,imx-ckil", "fixed-clock";
|
2014-04-11 08:56:46 +07:00
|
|
|
#clock-cells = <0>;
|
2011-10-17 07:42:17 +07:00
|
|
|
clock-frequency = <32768>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ckih1 {
|
|
|
|
compatible = "fsl,imx-ckih1", "fixed-clock";
|
2014-04-11 08:56:46 +07:00
|
|
|
#clock-cells = <0>;
|
2013-07-27 14:19:45 +07:00
|
|
|
clock-frequency = <0>;
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
ckih2 {
|
|
|
|
compatible = "fsl,imx-ckih2", "fixed-clock";
|
2014-04-11 08:56:46 +07:00
|
|
|
#clock-cells = <0>;
|
2011-10-17 07:42:17 +07:00
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
osc {
|
|
|
|
compatible = "fsl,imx-osc", "fixed-clock";
|
2014-04-11 08:56:46 +07:00
|
|
|
#clock-cells = <0>;
|
2011-10-17 07:42:17 +07:00
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-04-08 02:56:45 +07:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-11-07 15:45:05 +07:00
|
|
|
cpu: cpu@0 {
|
2013-04-08 02:56:45 +07:00
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a8";
|
|
|
|
reg = <0>;
|
2013-11-07 15:45:05 +07:00
|
|
|
clock-latency = <62500>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_CPU_PODF>;
|
2013-04-08 02:56:45 +07:00
|
|
|
clock-names = "cpu";
|
|
|
|
operating-points = <
|
2013-11-07 15:45:05 +07:00
|
|
|
166000 1000000
|
|
|
|
600000 1050000
|
|
|
|
800000 1100000
|
2013-04-08 02:56:45 +07:00
|
|
|
>;
|
2013-11-07 15:45:05 +07:00
|
|
|
voltage-tolerance = <5>;
|
2013-04-08 02:56:45 +07:00
|
|
|
};
|
|
|
|
};
|
2018-07-10 23:31:44 +07:00
|
|
|
|
|
|
|
pmu: pmu {
|
|
|
|
compatible = "arm,cortex-a8-pmu";
|
|
|
|
interrupt-parent = <&tzic>;
|
|
|
|
interrupts = <77>;
|
|
|
|
};
|
2013-04-08 02:56:45 +07:00
|
|
|
|
2018-07-03 20:05:54 +07:00
|
|
|
usbphy0: usbphy0 {
|
|
|
|
compatible = "usb-nop-xceiv";
|
|
|
|
clocks = <&clks IMX5_CLK_USB_PHY_GATE>;
|
|
|
|
clock-names = "main_clk";
|
|
|
|
#phy-cells = <0>;
|
2013-04-08 02:56:45 +07:00
|
|
|
};
|
|
|
|
|
2014-03-05 16:20:59 +07:00
|
|
|
display-subsystem {
|
|
|
|
compatible = "fsl,imx-display-subsystem";
|
|
|
|
ports = <&ipu_di0>, <&ipu_di1>;
|
|
|
|
};
|
|
|
|
|
2011-10-17 07:42:17 +07:00
|
|
|
soc {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
interrupt-parent = <&tzic>;
|
|
|
|
ranges;
|
|
|
|
|
2019-10-02 23:43:12 +07:00
|
|
|
iram: sram@1ffe0000 {
|
2013-08-21 14:28:24 +07:00
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x1ffe0000 0x20000>;
|
|
|
|
};
|
|
|
|
|
2018-12-04 22:17:00 +07:00
|
|
|
gpu: gpu@30000000 {
|
|
|
|
compatible = "amd,imageon-200.1", "amd,imageon";
|
|
|
|
reg = <0x30000000 0x20000>;
|
|
|
|
reg-names = "kgsl_3d0_reg_memory";
|
|
|
|
interrupts = <12>;
|
|
|
|
interrupt-names = "kgsl_3d0_irq";
|
|
|
|
clocks = <&clks IMX5_CLK_GPU3D_GATE>, <&clks IMX5_CLK_GARB_GATE>;
|
|
|
|
clock-names = "core_clk", "mem_iface_clk";
|
|
|
|
};
|
|
|
|
|
2012-11-12 18:56:00 +07:00
|
|
|
ipu: ipu@40000000 {
|
2014-03-05 16:20:59 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-11-12 18:56:00 +07:00
|
|
|
compatible = "fsl,imx51-ipu";
|
|
|
|
reg = <0x40000000 0x20000000>;
|
|
|
|
interrupts = <11 10>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_IPU_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_IPU_DI0_GATE>,
|
|
|
|
<&clks IMX5_CLK_IPU_DI1_GATE>;
|
2013-03-28 00:30:36 +07:00
|
|
|
clock-names = "bus", "di0", "di1";
|
2013-03-28 23:35:23 +07:00
|
|
|
resets = <&src 2>;
|
2014-03-05 16:20:59 +07:00
|
|
|
|
|
|
|
ipu_di0: port@2 {
|
|
|
|
reg = <2>;
|
|
|
|
|
2017-10-05 21:31:41 +07:00
|
|
|
ipu_di0_disp1: endpoint {
|
2014-03-05 16:20:59 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ipu_di1: port@3 {
|
|
|
|
reg = <3>;
|
|
|
|
|
2017-10-05 21:31:41 +07:00
|
|
|
ipu_di1_disp2: endpoint {
|
2014-03-05 16:20:59 +07:00
|
|
|
};
|
|
|
|
};
|
2012-11-12 18:56:00 +07:00
|
|
|
};
|
|
|
|
|
2011-10-17 07:42:17 +07:00
|
|
|
aips@70000000 { /* AIPS1 */
|
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x70000000 0x10000000>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
spba@70000000 {
|
|
|
|
compatible = "fsl,spba-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x70000000 0x40000>;
|
|
|
|
ranges;
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
esdhc1: esdhc@70004000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-esdhc";
|
|
|
|
reg = <0x70004000 0x4000>;
|
|
|
|
interrupts = <1>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_DUMMY>,
|
|
|
|
<&clks IMX5_CLK_ESDHC1_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "ahb", "per";
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
esdhc2: esdhc@70008000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-esdhc";
|
|
|
|
reg = <0x70008000 0x4000>;
|
|
|
|
interrupts = <2>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_DUMMY>,
|
|
|
|
<&clks IMX5_CLK_ESDHC2_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 16:49:33 +07:00
|
|
|
bus-width = <4>;
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 13:39:26 +07:00
|
|
|
uart3: serial@7000c000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x7000c000 0x4000>;
|
|
|
|
interrupts = <33>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_UART3_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-09-14 01:12:29 +07:00
|
|
|
ecspi1: spi@70010000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx51-ecspi";
|
|
|
|
reg = <0x70010000 0x4000>;
|
|
|
|
interrupts = <36>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_ECSPI1_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-11 12:08:46 +07:00
|
|
|
ssi2: ssi@70014000 {
|
2014-08-19 23:00:09 +07:00
|
|
|
#sound-dai-cells = <0>;
|
2012-05-11 12:08:46 +07:00
|
|
|
compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
|
|
|
|
reg = <0x70014000 0x4000>;
|
|
|
|
interrupts = <30>;
|
2014-09-19 06:23:49 +07:00
|
|
|
clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
|
|
|
|
<&clks IMX5_CLK_SSI2_ROOT_GATE>;
|
|
|
|
clock-names = "ipg", "baud";
|
2013-07-17 12:50:54 +07:00
|
|
|
dmas = <&sdma 24 1 0>,
|
|
|
|
<&sdma 25 1 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-11 12:08:46 +07:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
esdhc3: esdhc@70020000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-esdhc";
|
|
|
|
reg = <0x70020000 0x4000>;
|
|
|
|
interrupts = <3>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_DUMMY>,
|
|
|
|
<&clks IMX5_CLK_ESDHC3_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 16:49:33 +07:00
|
|
|
bus-width = <4>;
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
esdhc4: esdhc@70024000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-esdhc";
|
|
|
|
reg = <0x70024000 0x4000>;
|
|
|
|
interrupts = <4>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_DUMMY>,
|
|
|
|
<&clks IMX5_CLK_ESDHC4_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 16:49:33 +07:00
|
|
|
bus-width = <4>;
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-06-21 01:06:19 +07:00
|
|
|
aipstz1: bridge@73f00000 {
|
|
|
|
compatible = "fsl,imx51-aipstz";
|
|
|
|
reg = <0x73f00000 0x60>;
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
usbotg: usb@73f80000 {
|
2012-08-23 17:35:57 +07:00
|
|
|
compatible = "fsl,imx51-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x73f80000 0x0200>;
|
|
|
|
interrupts = <18>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_USBOH3_GATE>;
|
2013-04-11 17:13:14 +07:00
|
|
|
fsl,usbmisc = <&usbmisc 0>;
|
2013-04-11 17:13:16 +07:00
|
|
|
fsl,usbphy = <&usbphy0>;
|
2012-08-23 17:35:57 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
usbh1: usb@73f80200 {
|
2012-08-23 17:35:57 +07:00
|
|
|
compatible = "fsl,imx51-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x73f80200 0x0200>;
|
|
|
|
interrupts = <14>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_USBOH3_GATE>;
|
2013-04-11 17:13:14 +07:00
|
|
|
fsl,usbmisc = <&usbmisc 1>;
|
2015-02-27 21:06:00 +07:00
|
|
|
dr_mode = "host";
|
2012-08-23 17:35:57 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
usbh2: usb@73f80400 {
|
2012-08-23 17:35:57 +07:00
|
|
|
compatible = "fsl,imx51-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x73f80400 0x0200>;
|
|
|
|
interrupts = <16>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_USBOH3_GATE>;
|
2013-04-11 17:13:14 +07:00
|
|
|
fsl,usbmisc = <&usbmisc 2>;
|
2015-02-27 21:06:00 +07:00
|
|
|
dr_mode = "host";
|
2012-08-23 17:35:57 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
usbh3: usb@73f80600 {
|
2012-08-23 17:35:57 +07:00
|
|
|
compatible = "fsl,imx51-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x73f80600 0x0200>;
|
|
|
|
interrupts = <17>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_USBOH3_GATE>;
|
2013-04-11 17:13:14 +07:00
|
|
|
fsl,usbmisc = <&usbmisc 3>;
|
2015-02-27 21:06:00 +07:00
|
|
|
dr_mode = "host";
|
2012-08-23 17:35:57 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-04-11 17:13:14 +07:00
|
|
|
usbmisc: usbmisc@73f80800 {
|
|
|
|
#index-cells = <1>;
|
|
|
|
compatible = "fsl,imx51-usbmisc";
|
|
|
|
reg = <0x73f80800 0x200>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_USBOH3_GATE>;
|
2013-04-11 17:13:14 +07:00
|
|
|
};
|
|
|
|
|
2011-12-14 08:26:44 +07:00
|
|
|
gpio1: gpio@73f84000 {
|
2012-06-23 02:04:06 +07:00
|
|
|
compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
|
2011-10-17 07:42:17 +07:00
|
|
|
reg = <0x73f84000 0x4000>;
|
|
|
|
interrupts = <50 51>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 19:03:37 +07:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
2011-12-14 08:26:44 +07:00
|
|
|
gpio2: gpio@73f88000 {
|
2012-06-23 02:04:06 +07:00
|
|
|
compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
|
2011-10-17 07:42:17 +07:00
|
|
|
reg = <0x73f88000 0x4000>;
|
|
|
|
interrupts = <52 53>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 19:03:37 +07:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
2011-12-14 08:26:44 +07:00
|
|
|
gpio3: gpio@73f8c000 {
|
2012-06-23 02:04:06 +07:00
|
|
|
compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
|
2011-10-17 07:42:17 +07:00
|
|
|
reg = <0x73f8c000 0x4000>;
|
|
|
|
interrupts = <54 55>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 19:03:37 +07:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
2011-12-14 08:26:44 +07:00
|
|
|
gpio4: gpio@73f90000 {
|
2012-06-23 02:04:06 +07:00
|
|
|
compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
|
2011-10-17 07:42:17 +07:00
|
|
|
reg = <0x73f90000 0x4000>;
|
|
|
|
interrupts = <56 57>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 19:03:37 +07:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
2013-01-03 19:37:33 +07:00
|
|
|
kpp: kpp@73f94000 {
|
|
|
|
compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
|
|
|
|
reg = <0x73f94000 0x4000>;
|
|
|
|
interrupts = <60>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_DUMMY>;
|
2013-01-03 19:37:33 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
wdog1: wdog@73f98000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
|
|
|
|
reg = <0x73f98000 0x4000>;
|
|
|
|
interrupts = <58>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_DUMMY>;
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
wdog2: wdog@73f9c000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
|
|
|
|
reg = <0x73f9c000 0x4000>;
|
|
|
|
interrupts = <59>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_DUMMY>;
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-14 19:08:59 +07:00
|
|
|
gpt: timer@73fa0000 {
|
|
|
|
compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
|
|
|
|
reg = <0x73fa0000 0x4000>;
|
|
|
|
interrupts = <39>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_GPT_HF_GATE>;
|
2013-03-14 19:08:59 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
iomuxc: iomuxc@73fa8000 {
|
2012-08-13 18:45:19 +07:00
|
|
|
compatible = "fsl,imx51-iomuxc";
|
|
|
|
reg = <0x73fa8000 0x4000>;
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:57:08 +07:00
|
|
|
pwm1: pwm@73fb4000 {
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
|
|
|
|
reg = <0x73fb4000 0x4000>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_PWM1_HF_GATE>;
|
2012-11-19 06:57:08 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <61>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm2: pwm@73fb8000 {
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
|
|
|
|
reg = <0x73fb8000 0x4000>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_PWM2_HF_GATE>;
|
2012-11-19 06:57:08 +07:00
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <94>;
|
|
|
|
};
|
|
|
|
|
2012-04-02 13:39:26 +07:00
|
|
|
uart1: serial@73fbc000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x73fbc000 0x4000>;
|
|
|
|
interrupts = <31>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_UART1_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 13:39:26 +07:00
|
|
|
uart2: serial@73fc0000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x73fc0000 0x4000>;
|
|
|
|
interrupts = <32>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_UART2_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-11-21 22:43:05 +07:00
|
|
|
|
2013-03-28 23:35:23 +07:00
|
|
|
src: src@73fd0000 {
|
|
|
|
compatible = "fsl,imx51-src";
|
|
|
|
reg = <0x73fd0000 0x4000>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2012-11-21 22:43:05 +07:00
|
|
|
clks: ccm@73fd4000{
|
|
|
|
compatible = "fsl,imx51-ccm";
|
|
|
|
reg = <0x73fd4000 0x4000>;
|
|
|
|
interrupts = <0 71 0x04 0 72 0x04>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
aips@80000000 { /* AIPS2 */
|
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x80000000 0x10000000>;
|
|
|
|
ranges;
|
|
|
|
|
2018-06-21 01:06:19 +07:00
|
|
|
aipstz2: bridge@83f00000 {
|
|
|
|
compatible = "fsl,imx51-aipstz";
|
|
|
|
reg = <0x83f00000 0x60>;
|
|
|
|
};
|
|
|
|
|
2013-06-25 20:51:51 +07:00
|
|
|
iim: iim@83f98000 {
|
|
|
|
compatible = "fsl,imx51-iim", "fsl,imx27-iim";
|
|
|
|
reg = <0x83f98000 0x4000>;
|
|
|
|
interrupts = <69>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_IIM_GATE>;
|
2013-06-25 20:51:51 +07:00
|
|
|
};
|
|
|
|
|
2018-07-10 23:31:45 +07:00
|
|
|
tigerp: tigerp@83fa0000 {
|
|
|
|
compatible = "fsl,imx51-tigerp";
|
|
|
|
reg = <0x83fa0000 0x28>;
|
|
|
|
};
|
|
|
|
|
2013-08-21 14:28:25 +07:00
|
|
|
owire: owire@83fa4000 {
|
|
|
|
compatible = "fsl,imx51-owire", "fsl,imx21-owire";
|
|
|
|
reg = <0x83fa4000 0x4000>;
|
|
|
|
interrupts = <88>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_OWIRE_GATE>;
|
2013-08-21 14:28:25 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-09-14 01:12:29 +07:00
|
|
|
ecspi2: spi@83fac000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx51-ecspi";
|
|
|
|
reg = <0x83fac000 0x4000>;
|
|
|
|
interrupts = <37>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_ECSPI2_PER_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
sdma: sdma@83fb0000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
|
|
|
|
reg = <0x83fb0000 0x4000>;
|
|
|
|
interrupts = <6>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_SDMA_GATE>,
|
2019-03-29 13:49:23 +07:00
|
|
|
<&clks IMX5_CLK_AHB>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "ahb";
|
2013-07-02 09:15:29 +07:00
|
|
|
#dma-cells = <3>;
|
2012-08-08 21:28:07 +07:00
|
|
|
fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
|
2018-09-14 01:12:29 +07:00
|
|
|
cspi: spi@83fc0000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
|
|
|
|
reg = <0x83fc0000 0x4000>;
|
|
|
|
interrupts = <38>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_CSPI_IPG_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
i2c2: i2c@83fc4000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 14:19:00 +07:00
|
|
|
compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
|
2011-10-17 07:42:17 +07:00
|
|
|
reg = <0x83fc4000 0x4000>;
|
|
|
|
interrupts = <63>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_I2C2_GATE>;
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
i2c1: i2c@83fc8000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 14:19:00 +07:00
|
|
|
compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
|
2011-10-17 07:42:17 +07:00
|
|
|
reg = <0x83fc8000 0x4000>;
|
|
|
|
interrupts = <62>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_I2C1_GATE>;
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-11 12:08:46 +07:00
|
|
|
ssi1: ssi@83fcc000 {
|
2014-08-19 23:00:09 +07:00
|
|
|
#sound-dai-cells = <0>;
|
2012-05-11 12:08:46 +07:00
|
|
|
compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
|
|
|
|
reg = <0x83fcc000 0x4000>;
|
|
|
|
interrupts = <29>;
|
2014-09-19 06:23:49 +07:00
|
|
|
clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
|
|
|
|
<&clks IMX5_CLK_SSI1_ROOT_GATE>;
|
|
|
|
clock-names = "ipg", "baud";
|
2013-07-17 12:50:54 +07:00
|
|
|
dmas = <&sdma 28 0 0>,
|
|
|
|
<&sdma 29 0 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-11 12:08:46 +07:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
audmux: audmux@83fd0000 {
|
2012-05-11 12:08:46 +07:00
|
|
|
compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
|
|
|
|
reg = <0x83fd0000 0x4000>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_DUMMY>;
|
2013-11-07 15:45:06 +07:00
|
|
|
clock-names = "audmux";
|
2012-05-11 12:08:46 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2018-07-10 01:19:14 +07:00
|
|
|
m4if: m4if@83fd8000 {
|
|
|
|
compatible = "fsl,imx51-m4if";
|
|
|
|
reg = <0x83fd8000 0x1000>;
|
|
|
|
};
|
|
|
|
|
2013-07-13 11:30:57 +07:00
|
|
|
weim: weim@83fda000 {
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,imx51-weim";
|
|
|
|
reg = <0x83fda000 0x1000>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_EMI_SLOW_GATE>;
|
2013-07-13 11:30:57 +07:00
|
|
|
ranges = <
|
|
|
|
0 0 0xb0000000 0x08000000
|
|
|
|
1 0 0xb8000000 0x08000000
|
|
|
|
2 0 0xc0000000 0x08000000
|
|
|
|
3 0 0xc8000000 0x04000000
|
|
|
|
4 0 0xcc000000 0x02000000
|
|
|
|
5 0 0xce000000 0x02000000
|
|
|
|
>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
nfc: nand@83fdb000 {
|
2014-04-16 14:24:50 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2012-06-06 17:33:16 +07:00
|
|
|
compatible = "fsl,imx51-nand";
|
|
|
|
reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
|
|
|
|
interrupts = <8>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_NFC_GATE>;
|
2012-06-06 17:33:16 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-04-04 16:25:09 +07:00
|
|
|
pata: pata@83fe0000 {
|
|
|
|
compatible = "fsl,imx51-pata", "fsl,imx27-pata";
|
|
|
|
reg = <0x83fe0000 0x4000>;
|
|
|
|
interrupts = <70>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_PATA_GATE>;
|
2013-04-04 16:25:09 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-11 12:08:46 +07:00
|
|
|
ssi3: ssi@83fe8000 {
|
2014-08-19 23:00:09 +07:00
|
|
|
#sound-dai-cells = <0>;
|
2012-05-11 12:08:46 +07:00
|
|
|
compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
|
|
|
|
reg = <0x83fe8000 0x4000>;
|
|
|
|
interrupts = <96>;
|
2014-09-19 06:23:49 +07:00
|
|
|
clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
|
|
|
|
<&clks IMX5_CLK_SSI3_ROOT_GATE>;
|
|
|
|
clock-names = "ipg", "baud";
|
2013-07-17 12:50:54 +07:00
|
|
|
dmas = <&sdma 46 0 0>,
|
|
|
|
<&sdma 47 0 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-11 12:08:46 +07:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 15:31:52 +07:00
|
|
|
fec: ethernet@83fec000 {
|
2011-10-17 07:42:17 +07:00
|
|
|
compatible = "fsl,imx51-fec", "fsl,imx27-fec";
|
|
|
|
reg = <0x83fec000 0x4000>;
|
|
|
|
interrupts = <87>;
|
2013-11-14 17:18:59 +07:00
|
|
|
clocks = <&clks IMX5_CLK_FEC_GATE>,
|
2016-10-26 17:01:01 +07:00
|
|
|
<&clks IMX5_CLK_FEC_GATE>,
|
|
|
|
<&clks IMX5_CLK_FEC_GATE>;
|
2012-11-21 22:43:05 +07:00
|
|
|
clock-names = "ipg", "ahb", "ptp";
|
2011-10-17 07:42:17 +07:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2017-12-13 21:24:06 +07:00
|
|
|
|
2018-09-12 03:10:42 +07:00
|
|
|
vpu: vpu@83ff4000 {
|
2017-12-13 21:24:06 +07:00
|
|
|
compatible = "fsl,imx51-vpu", "cnm,codahx4";
|
|
|
|
reg = <0x83ff4000 0x1000>;
|
|
|
|
interrupts = <9>;
|
|
|
|
clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>,
|
|
|
|
<&clks IMX5_CLK_VPU_GATE>;
|
|
|
|
clock-names = "per", "ahb";
|
|
|
|
resets = <&src 1>;
|
|
|
|
iram = <&iram>;
|
|
|
|
};
|
2018-06-27 06:18:52 +07:00
|
|
|
|
|
|
|
sahara: crypto@83ff8000 {
|
|
|
|
compatible = "fsl,imx53-sahara", "fsl,imx51-sahara";
|
|
|
|
reg = <0x83ff8000 0x4000>;
|
|
|
|
interrupts = <19 20>;
|
|
|
|
clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>,
|
|
|
|
<&clks IMX5_CLK_SAHARA_IPG_GATE>;
|
|
|
|
clock-names = "ipg", "ahb";
|
|
|
|
};
|
2011-10-17 07:42:17 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|