2012-04-27 19:24:05 +07:00
|
|
|
#
|
|
|
|
# Memory devices
|
|
|
|
#
|
|
|
|
|
|
|
|
menuconfig MEMORY
|
|
|
|
bool "Memory Controller drivers"
|
|
|
|
|
|
|
|
if MEMORY
|
|
|
|
|
|
|
|
config TI_EMIF
|
|
|
|
tristate "Texas Instruments EMIF driver"
|
2012-05-04 13:08:11 +07:00
|
|
|
depends on ARCH_OMAP2PLUS
|
2012-04-27 19:24:05 +07:00
|
|
|
select DDR
|
|
|
|
help
|
|
|
|
This driver is for the EMIF module available in Texas Instruments
|
|
|
|
SoCs. EMIF is an SDRAM controller that, based on its revision,
|
|
|
|
supports one or more of DDR2, DDR3, and LPDDR2 SDRAM protocols.
|
|
|
|
This driver takes care of only LPDDR2 memories presently. The
|
|
|
|
functions of the driver includes re-configuring AC timing
|
|
|
|
parameters and other settings during frequency, voltage and
|
|
|
|
temperature changes
|
|
|
|
|
2013-04-24 02:21:26 +07:00
|
|
|
config MVEBU_DEVBUS
|
|
|
|
bool "Marvell EBU Device Bus Controller"
|
|
|
|
default y
|
|
|
|
depends on PLAT_ORION && OF
|
|
|
|
help
|
|
|
|
This driver is for the Device Bus controller available in some
|
|
|
|
Marvell EBU SoCs such as Discovery (mv78xx0), Orion (88f5xxx) and
|
|
|
|
Armada 370 and Armada XP. This controller allows to handle flash
|
|
|
|
devices such as NOR, NAND, SRAM, and FPGA.
|
|
|
|
|
2012-05-10 14:42:30 +07:00
|
|
|
config TEGRA20_MC
|
2012-05-11 13:56:24 +07:00
|
|
|
bool "Tegra20 Memory Controller(MC) driver"
|
|
|
|
default y
|
2012-05-10 14:42:30 +07:00
|
|
|
depends on ARCH_TEGRA_2x_SOC
|
2012-05-11 13:56:24 +07:00
|
|
|
help
|
|
|
|
This driver is for the Memory Controller(MC) module available
|
|
|
|
in Tegra20 SoCs, mainly for a address translation fault
|
|
|
|
analysis, especially for IOMMU/GART(Graphics Address
|
|
|
|
Relocation Table) module.
|
2012-05-10 14:42:30 +07:00
|
|
|
|
2012-05-10 14:42:32 +07:00
|
|
|
config TEGRA30_MC
|
2012-05-11 13:56:25 +07:00
|
|
|
bool "Tegra30 Memory Controller(MC) driver"
|
|
|
|
default y
|
2012-05-10 14:42:32 +07:00
|
|
|
depends on ARCH_TEGRA_3x_SOC
|
2012-05-11 13:56:25 +07:00
|
|
|
help
|
|
|
|
This driver is for the Memory Controller(MC) module available
|
|
|
|
in Tegra30 SoCs, mainly for a address translation fault
|
|
|
|
analysis, especially for IOMMU/SMMU(System Memory Management
|
|
|
|
Unit) module.
|
2012-05-10 14:42:32 +07:00
|
|
|
|
2012-04-27 19:24:05 +07:00
|
|
|
endif
|