mirror of
https://github.com/AuxXxilium/linux_dsm_epyc7002.git
synced 2024-12-28 11:18:45 +07:00
74 lines
1.6 KiB
Plaintext
74 lines
1.6 KiB
Plaintext
|
/*
|
||
|
* Copyright (C) 2016 Texas Instruments Incorporated - http://www.ti.com/
|
||
|
*
|
||
|
* This program is free software; you can redistribute it and/or modify
|
||
|
* it under the terms of the GNU General Public License version 2 as
|
||
|
* published by the Free Software Foundation.
|
||
|
*/
|
||
|
#include "dra72-evm-common.dtsi"
|
||
|
#include <dt-bindings/net/ti-dp83867.h>
|
||
|
|
||
|
/ {
|
||
|
model = "TI DRA722 Rev C EVM";
|
||
|
|
||
|
memory {
|
||
|
device_type = "memory";
|
||
|
reg = <0x0 0x80000000 0x0 0x80000000>; /* 2GB */
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&tps65917_regulators {
|
||
|
ldo2_reg: ldo2 {
|
||
|
/* LDO2_OUT --> VDDA_1V8_PHY2 */
|
||
|
regulator-name = "ldo2";
|
||
|
regulator-min-microvolt = <1800000>;
|
||
|
regulator-max-microvolt = <1800000>;
|
||
|
regulator-always-on;
|
||
|
regulator-boot-on;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&hdmi {
|
||
|
vdda-supply = <&ldo2_reg>;
|
||
|
};
|
||
|
|
||
|
&pcf_gpio_21 {
|
||
|
interrupt-parent = <&gpio3>;
|
||
|
interrupts = <30 IRQ_TYPE_EDGE_FALLING>;
|
||
|
};
|
||
|
|
||
|
&mac {
|
||
|
mode-gpios = <&pcf_gpio_21 4 GPIO_ACTIVE_LOW>,
|
||
|
<&pcf_hdmi 9 GPIO_ACTIVE_LOW>, /* P11 */
|
||
|
<&pcf_hdmi 10 GPIO_ACTIVE_LOW>; /* P12 */
|
||
|
dual_emac;
|
||
|
};
|
||
|
|
||
|
&cpsw_emac0 {
|
||
|
phy_id = <&davinci_mdio>, <2>;
|
||
|
phy-mode = "rgmii-id";
|
||
|
dual_emac_res_vlan = <1>;
|
||
|
};
|
||
|
|
||
|
&cpsw_emac1 {
|
||
|
phy_id = <&davinci_mdio>, <3>;
|
||
|
phy-mode = "rgmii-id";
|
||
|
dual_emac_res_vlan = <2>;
|
||
|
};
|
||
|
|
||
|
&davinci_mdio {
|
||
|
dp83867_0: ethernet-phy@2 {
|
||
|
reg = <2>;
|
||
|
ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
|
||
|
ti,tx-internal-delay = <DP83867_RGMIIDCTL_1_NS>;
|
||
|
ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_8_B_NIB>;
|
||
|
};
|
||
|
|
||
|
dp83867_1: ethernet-phy@3 {
|
||
|
reg = <3>;
|
||
|
ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
|
||
|
ti,tx-internal-delay = <DP83867_RGMIIDCTL_1_NS>;
|
||
|
ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_8_B_NIB>;
|
||
|
};
|
||
|
};
|