2006-08-19 06:04:34 +07:00
|
|
|
/*
|
2007-07-10 17:46:47 +07:00
|
|
|
* MPC8548 CDS Device Tree Source
|
2006-08-19 06:04:34 +07:00
|
|
|
*
|
2008-04-17 13:28:15 +07:00
|
|
|
* Copyright 2006, 2008 Freescale Semiconductor Inc.
|
2006-08-19 06:04:34 +07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
2008-04-17 13:28:15 +07:00
|
|
|
/dts-v1/;
|
2006-08-19 06:04:34 +07:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "MPC8548CDS";
|
2007-02-18 05:04:23 +07:00
|
|
|
compatible = "MPC8548CDS", "MPC85xxCDS";
|
2006-08-19 06:04:34 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
2007-12-12 14:46:12 +07:00
|
|
|
aliases {
|
|
|
|
ethernet0 = &enet0;
|
|
|
|
ethernet1 = &enet1;
|
|
|
|
/*
|
|
|
|
ethernet2 = &enet2;
|
|
|
|
ethernet3 = &enet3;
|
|
|
|
*/
|
|
|
|
serial0 = &serial0;
|
|
|
|
serial1 = &serial1;
|
|
|
|
pci0 = &pci0;
|
|
|
|
pci1 = &pci1;
|
|
|
|
pci2 = &pci2;
|
|
|
|
};
|
|
|
|
|
2006-08-19 06:04:34 +07:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
PowerPC,8548@0 {
|
|
|
|
device_type = "cpu";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x0>;
|
|
|
|
d-cache-line-size = <32>; // 32 bytes
|
|
|
|
i-cache-line-size = <32>; // 32 bytes
|
|
|
|
d-cache-size = <0x8000>; // L1, 32K
|
|
|
|
i-cache-size = <0x8000>; // L1, 32K
|
2006-08-19 06:04:34 +07:00
|
|
|
timebase-frequency = <0>; // 33 MHz, from uboot
|
|
|
|
bus-frequency = <0>; // 166 MHz
|
|
|
|
clock-frequency = <0>; // 825 MHz, from uboot
|
2008-05-31 01:43:43 +07:00
|
|
|
next-level-cache = <&L2>;
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x0 0x8000000>; // 128M at 0x0
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
soc8548@e0000000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
device_type = "soc";
|
2008-07-30 03:29:24 +07:00
|
|
|
compatible = "simple-bus";
|
2008-04-17 13:28:15 +07:00
|
|
|
ranges = <0x0 0xe0000000 0x100000>;
|
|
|
|
reg = <0xe0000000 0x1000>; // CCSRBAR
|
2006-08-19 06:04:34 +07:00
|
|
|
bus-frequency = <0>;
|
|
|
|
|
2007-05-11 00:03:05 +07:00
|
|
|
memory-controller@2000 {
|
|
|
|
compatible = "fsl,8548-memory-controller";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x2000 0x1000>;
|
2007-05-11 00:03:05 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <18 2>;
|
2007-05-11 00:03:05 +07:00
|
|
|
};
|
|
|
|
|
2008-05-31 01:43:43 +07:00
|
|
|
L2: l2-cache-controller@20000 {
|
2007-05-11 00:03:05 +07:00
|
|
|
compatible = "fsl,8548-l2-cache-controller";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x20000 0x1000>;
|
|
|
|
cache-line-size = <32>; // 32 bytes
|
|
|
|
cache-size = <0x80000>; // L2, 512K
|
2007-05-11 00:03:05 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <16 2>;
|
2007-05-11 00:03:05 +07:00
|
|
|
};
|
|
|
|
|
2006-08-19 06:04:34 +07:00
|
|
|
i2c@3000 {
|
2007-12-12 12:17:24 +07:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
cell-index = <0>;
|
2006-08-19 06:04:34 +07:00
|
|
|
compatible = "fsl-i2c";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x3000 0x100>;
|
|
|
|
interrupts = <43 2>;
|
2007-02-18 05:04:23 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
2006-08-19 06:04:34 +07:00
|
|
|
dfsrr;
|
|
|
|
};
|
|
|
|
|
2007-12-12 12:17:24 +07:00
|
|
|
i2c@3100 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
cell-index = <1>;
|
|
|
|
compatible = "fsl-i2c";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x3100 0x100>;
|
|
|
|
interrupts = <43 2>;
|
2007-12-12 12:17:24 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
dfsrr;
|
|
|
|
};
|
|
|
|
|
2008-06-28 01:45:19 +07:00
|
|
|
dma@21300 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,mpc8548-dma", "fsl,eloplus-dma";
|
|
|
|
reg = <0x21300 0x4>;
|
|
|
|
ranges = <0x0 0x21100 0x200>;
|
|
|
|
cell-index = <0>;
|
|
|
|
dma-channel@0 {
|
|
|
|
compatible = "fsl,mpc8548-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
reg = <0x0 0x80>;
|
|
|
|
cell-index = <0>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
interrupts = <20 2>;
|
|
|
|
};
|
|
|
|
dma-channel@80 {
|
|
|
|
compatible = "fsl,mpc8548-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
reg = <0x80 0x80>;
|
|
|
|
cell-index = <1>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
interrupts = <21 2>;
|
|
|
|
};
|
|
|
|
dma-channel@100 {
|
|
|
|
compatible = "fsl,mpc8548-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
reg = <0x100 0x80>;
|
|
|
|
cell-index = <2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
interrupts = <22 2>;
|
|
|
|
};
|
|
|
|
dma-channel@180 {
|
|
|
|
compatible = "fsl,mpc8548-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
reg = <0x180 0x80>;
|
|
|
|
cell-index = <3>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
interrupts = <23 2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2006-08-19 06:04:34 +07:00
|
|
|
mdio@24520 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2007-12-12 13:28:35 +07:00
|
|
|
compatible = "fsl,gianfar-mdio";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x24520 0x20>;
|
2007-12-12 13:28:35 +07:00
|
|
|
|
2007-02-18 05:04:23 +07:00
|
|
|
phy0: ethernet-phy@0 {
|
|
|
|
interrupt-parent = <&mpic>;
|
2007-07-03 15:05:58 +07:00
|
|
|
interrupts = <5 1>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x0>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "ethernet-phy";
|
|
|
|
};
|
2007-02-18 05:04:23 +07:00
|
|
|
phy1: ethernet-phy@1 {
|
|
|
|
interrupt-parent = <&mpic>;
|
2007-07-03 15:05:58 +07:00
|
|
|
interrupts = <5 1>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x1>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "ethernet-phy";
|
|
|
|
};
|
2007-02-18 05:04:23 +07:00
|
|
|
phy2: ethernet-phy@2 {
|
|
|
|
interrupt-parent = <&mpic>;
|
2007-07-03 15:05:58 +07:00
|
|
|
interrupts = <5 1>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x2>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "ethernet-phy";
|
|
|
|
};
|
2007-02-18 05:04:23 +07:00
|
|
|
phy3: ethernet-phy@3 {
|
|
|
|
interrupt-parent = <&mpic>;
|
2007-07-03 15:05:58 +07:00
|
|
|
interrupts = <5 1>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x3>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "ethernet-phy";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2007-12-12 13:28:35 +07:00
|
|
|
enet0: ethernet@24000 {
|
|
|
|
cell-index = <0>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "network";
|
|
|
|
model = "eTSEC";
|
|
|
|
compatible = "gianfar";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x24000 0x1000>;
|
2007-06-23 02:33:15 +07:00
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <29 2 30 2 34 2>;
|
2007-02-18 05:04:23 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
phy-handle = <&phy0>;
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
|
2007-12-12 13:28:35 +07:00
|
|
|
enet1: ethernet@25000 {
|
|
|
|
cell-index = <1>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "network";
|
|
|
|
model = "eTSEC";
|
|
|
|
compatible = "gianfar";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x25000 0x1000>;
|
2007-06-23 02:33:15 +07:00
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <35 2 36 2 40 2>;
|
2007-02-18 05:04:23 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
phy-handle = <&phy1>;
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
|
2007-02-18 05:04:23 +07:00
|
|
|
/* eTSEC 3/4 are currently broken
|
2007-12-12 13:28:35 +07:00
|
|
|
enet2: ethernet@26000 {
|
|
|
|
cell-index = <2>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "network";
|
|
|
|
model = "eTSEC";
|
|
|
|
compatible = "gianfar";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x26000 0x1000>;
|
2007-06-23 02:33:15 +07:00
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <31 2 32 2 33 2>;
|
2007-02-18 05:04:23 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
phy-handle = <&phy2>;
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
|
2007-12-12 13:28:35 +07:00
|
|
|
enet3: ethernet@27000 {
|
|
|
|
cell-index = <3>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "network";
|
|
|
|
model = "eTSEC";
|
|
|
|
compatible = "gianfar";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x27000 0x1000>;
|
2007-06-23 02:33:15 +07:00
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <37 2 38 2 39 2>;
|
2007-02-18 05:04:23 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
phy-handle = <&phy3>;
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
*/
|
|
|
|
|
2007-12-12 14:46:12 +07:00
|
|
|
serial0: serial@4500 {
|
|
|
|
cell-index = <0>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x4500 0x100>; // reg base, size
|
2007-07-18 06:37:12 +07:00
|
|
|
clock-frequency = <0>; // should we fill in in uboot?
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <42 2>;
|
2007-02-18 05:04:23 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
|
2007-12-12 14:46:12 +07:00
|
|
|
serial1: serial@4600 {
|
|
|
|
cell-index = <1>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x4600 0x100>; // reg base, size
|
2007-07-18 06:37:12 +07:00
|
|
|
clock-frequency = <0>; // should we fill in in uboot?
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <42 2>;
|
2007-02-18 05:04:23 +07:00
|
|
|
interrupt-parent = <&mpic>;
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
|
2007-06-13 16:13:42 +07:00
|
|
|
global-utilities@e0000 { //global utilities reg
|
|
|
|
compatible = "fsl,mpc8548-guts";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0xe0000 0x1000>;
|
2007-06-13 16:13:42 +07:00
|
|
|
fsl,has-rstcr;
|
|
|
|
};
|
|
|
|
|
2008-07-09 07:13:33 +07:00
|
|
|
crypto@30000 {
|
|
|
|
compatible = "fsl,sec2.1", "fsl,sec2.0";
|
|
|
|
reg = <0x30000 0x10000>;
|
|
|
|
interrupts = <45 2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
fsl,num-channels = <4>;
|
|
|
|
fsl,channel-fifo-len = <24>;
|
|
|
|
fsl,exec-units-mask = <0xfe>;
|
|
|
|
fsl,descriptor-types-mask = <0x12b0ebf>;
|
|
|
|
};
|
|
|
|
|
2007-09-13 06:23:46 +07:00
|
|
|
mpic: pic@40000 {
|
|
|
|
interrupt-controller;
|
|
|
|
#address-cells = <0>;
|
|
|
|
#interrupt-cells = <2>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x40000 0x40000>;
|
2007-09-13 06:23:46 +07:00
|
|
|
compatible = "chrp,open-pic";
|
|
|
|
device_type = "open-pic";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2007-12-12 14:46:12 +07:00
|
|
|
pci0: pci@e0008000 {
|
|
|
|
cell-index = <0>;
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
2007-09-13 06:23:46 +07:00
|
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x4 (PCIX Slot 2) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x2000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0x2000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0x2000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0x2000 0x0 0x0 0x4 &mpic 0x3 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x5 (PCIX Slot 3) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x2800 0x0 0x0 0x1 &mpic 0x1 0x1
|
|
|
|
0x2800 0x0 0x0 0x2 &mpic 0x2 0x1
|
|
|
|
0x2800 0x0 0x0 0x3 &mpic 0x3 0x1
|
|
|
|
0x2800 0x0 0x0 0x4 &mpic 0x0 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x6 (PCIX Slot 4) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x3000 0x0 0x0 0x1 &mpic 0x2 0x1
|
|
|
|
0x3000 0x0 0x0 0x2 &mpic 0x3 0x1
|
|
|
|
0x3000 0x0 0x0 0x3 &mpic 0x0 0x1
|
|
|
|
0x3000 0x0 0x0 0x4 &mpic 0x1 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x8 (PCIX Slot 5) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x4000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0x4000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0x4000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0x4000 0x0 0x0 0x4 &mpic 0x3 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0xC (Tsi310 bridge) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x6000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0x6000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0x6000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0x6000 0x0 0x0 0x4 &mpic 0x3 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x14 (Slot 2) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0xa000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0xa000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0xa000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0xa000 0x0 0x0 0x4 &mpic 0x3 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x15 (Slot 3) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0xa800 0x0 0x0 0x1 &mpic 0x1 0x1
|
|
|
|
0xa800 0x0 0x0 0x2 &mpic 0x2 0x1
|
|
|
|
0xa800 0x0 0x0 0x3 &mpic 0x3 0x1
|
|
|
|
0xa800 0x0 0x0 0x4 &mpic 0x0 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x16 (Slot 4) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0xb000 0x0 0x0 0x1 &mpic 0x2 0x1
|
|
|
|
0xb000 0x0 0x0 0x2 &mpic 0x3 0x1
|
|
|
|
0xb000 0x0 0x0 0x3 &mpic 0x0 0x1
|
|
|
|
0xb000 0x0 0x0 0x4 &mpic 0x1 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x18 (Slot 5) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0xc000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0xc000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0xc000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0xc000 0x0 0x0 0x4 &mpic 0x3 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x1C (Tsi310 bridge PCI primary) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0xe000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0xe000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0xe000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0xe000 0x0 0x0 0x4 &mpic 0x3 0x1>;
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <24 2>;
|
2007-09-13 06:23:46 +07:00
|
|
|
bus-range = <0 0>;
|
2008-04-17 13:28:15 +07:00
|
|
|
ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x10000000
|
|
|
|
0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
|
|
|
|
clock-frequency = <66666666>;
|
2007-09-13 06:23:46 +07:00
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0xe0008000 0x1000>;
|
2007-09-13 06:23:46 +07:00
|
|
|
compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
|
|
|
|
device_type = "pci";
|
|
|
|
|
|
|
|
pci_bridge@1c {
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
2006-08-19 06:04:34 +07:00
|
|
|
interrupt-map = <
|
|
|
|
|
2007-09-13 06:23:46 +07:00
|
|
|
/* IDSEL 0x00 (PrPMC Site) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0000 0x0 0x0 0x4 &mpic 0x3 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x04 (VIA chip) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x2000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0x2000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0x2000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0x2000 0x0 0x0 0x4 &mpic 0x3 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x05 (8139) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x2800 0x0 0x0 0x1 &mpic 0x1 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDSEL 0x06 (Slot 6) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x3000 0x0 0x0 0x1 &mpic 0x2 0x1
|
|
|
|
0x3000 0x0 0x0 0x2 &mpic 0x3 0x1
|
|
|
|
0x3000 0x0 0x0 0x3 &mpic 0x0 0x1
|
|
|
|
0x3000 0x0 0x0 0x4 &mpic 0x1 0x1
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
/* IDESL 0x07 (Slot 7) */
|
2008-04-17 13:28:15 +07:00
|
|
|
0x3800 0x0 0x0 0x1 &mpic 0x3 0x1
|
|
|
|
0x3800 0x0 0x0 0x2 &mpic 0x0 0x1
|
|
|
|
0x3800 0x0 0x0 0x3 &mpic 0x1 0x1
|
|
|
|
0x3800 0x0 0x0 0x4 &mpic 0x2 0x1>;
|
2007-09-13 06:23:46 +07:00
|
|
|
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0xe000 0x0 0x0 0x0 0x0>;
|
2006-08-19 06:04:34 +07:00
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 13:28:15 +07:00
|
|
|
ranges = <0x2000000 0x0 0x80000000
|
|
|
|
0x2000000 0x0 0x80000000
|
|
|
|
0x0 0x20000000
|
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x0 0x80000>;
|
|
|
|
clock-frequency = <33333333>;
|
2006-08-19 06:04:34 +07:00
|
|
|
|
2007-09-13 06:23:46 +07:00
|
|
|
isa@4 {
|
|
|
|
device_type = "isa";
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
#address-cells = <2>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x2000 0x0 0x0 0x0 0x0>;
|
|
|
|
ranges = <0x1 0x0 0x1000000 0x0 0x0 0x1000>;
|
2007-09-13 06:23:46 +07:00
|
|
|
interrupt-parent = <&i8259>;
|
|
|
|
|
|
|
|
i8259: interrupt-controller@20 {
|
|
|
|
interrupt-controller;
|
|
|
|
device_type = "interrupt-controller";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x1 0x20 0x2
|
|
|
|
0x1 0xa0 0x2
|
|
|
|
0x1 0x4d0 0x2>;
|
2007-09-13 06:23:46 +07:00
|
|
|
#address-cells = <0>;
|
2007-07-18 06:37:12 +07:00
|
|
|
#interrupt-cells = <2>;
|
2007-09-13 06:23:46 +07:00
|
|
|
compatible = "chrp,iic";
|
|
|
|
interrupts = <0 1>;
|
|
|
|
interrupt-parent = <&mpic>;
|
2007-07-18 06:37:12 +07:00
|
|
|
};
|
2006-08-19 06:04:34 +07:00
|
|
|
|
2007-09-13 06:23:46 +07:00
|
|
|
rtc@70 {
|
|
|
|
compatible = "pnpPNP,b00";
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x1 0x70 0x2>;
|
2007-09-13 06:23:46 +07:00
|
|
|
};
|
|
|
|
};
|
2007-07-10 17:46:47 +07:00
|
|
|
};
|
2007-09-13 06:23:46 +07:00
|
|
|
};
|
2007-07-10 17:46:47 +07:00
|
|
|
|
2007-12-12 14:46:12 +07:00
|
|
|
pci1: pci@e0009000 {
|
|
|
|
cell-index = <1>;
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
2007-09-13 06:23:46 +07:00
|
|
|
interrupt-map = <
|
|
|
|
|
|
|
|
/* IDSEL 0x15 */
|
2008-04-17 13:28:15 +07:00
|
|
|
0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
|
|
|
|
0xa800 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0xa800 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0xa800 0x0 0x0 0x4 &mpic 0x3 0x1>;
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <25 2>;
|
2007-09-13 06:23:46 +07:00
|
|
|
bus-range = <0 0>;
|
2008-04-17 13:28:15 +07:00
|
|
|
ranges = <0x2000000 0x0 0x90000000 0x90000000 0x0 0x10000000
|
|
|
|
0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
|
|
|
|
clock-frequency = <66666666>;
|
2007-09-13 06:23:46 +07:00
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0xe0009000 0x1000>;
|
2007-09-13 06:23:46 +07:00
|
|
|
compatible = "fsl,mpc8540-pci";
|
|
|
|
device_type = "pci";
|
|
|
|
};
|
2007-07-10 17:46:47 +07:00
|
|
|
|
2007-12-12 14:46:12 +07:00
|
|
|
pci2: pcie@e000a000 {
|
|
|
|
cell-index = <2>;
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
2007-09-13 06:23:46 +07:00
|
|
|
interrupt-map = <
|
|
|
|
|
|
|
|
/* IDSEL 0x0 (PEX) */
|
2008-04-17 13:28:15 +07:00
|
|
|
00000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
00000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
00000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
|
2007-09-13 06:23:46 +07:00
|
|
|
|
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 13:28:15 +07:00
|
|
|
interrupts = <26 2>;
|
|
|
|
bus-range = <0 255>;
|
|
|
|
ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
|
2008-06-06 22:35:13 +07:00
|
|
|
0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
|
2008-04-17 13:28:15 +07:00
|
|
|
clock-frequency = <33333333>;
|
2007-09-13 06:23:46 +07:00
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0xe000a000 0x1000>;
|
2007-09-13 06:23:46 +07:00
|
|
|
compatible = "fsl,mpc8548-pcie";
|
|
|
|
device_type = "pci";
|
|
|
|
pcie@0 {
|
2008-04-17 13:28:15 +07:00
|
|
|
reg = <0x0 0x0 0x0 0x0 0x0>;
|
2007-07-10 17:46:47 +07:00
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2006-08-19 06:04:34 +07:00
|
|
|
device_type = "pci";
|
2008-04-17 13:28:15 +07:00
|
|
|
ranges = <0x2000000 0x0 0xa0000000
|
|
|
|
0x2000000 0x0 0xa0000000
|
|
|
|
0x0 0x20000000
|
2006-08-19 06:04:34 +07:00
|
|
|
|
2008-04-17 13:28:15 +07:00
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x1000000 0x0 0x0
|
2008-06-06 22:35:13 +07:00
|
|
|
0x0 0x100000>;
|
2006-08-19 06:04:34 +07:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|