2019-05-19 20:51:48 +07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2005-04-17 05:20:36 +07:00
|
|
|
/*
|
|
|
|
* sata_sis.c - Silicon Integrated Systems SATA
|
|
|
|
*
|
|
|
|
* Maintained by: Uwe Koziolek
|
|
|
|
* Please ALWAYS copy linux-ide@vger.kernel.org
|
|
|
|
* on emails.
|
|
|
|
*
|
|
|
|
* Copyright 2004 Uwe Koziolek
|
|
|
|
*
|
2005-08-29 07:18:39 +07:00
|
|
|
* libata documentation is available via 'make {ps|pdf}docs',
|
2017-05-14 21:52:56 +07:00
|
|
|
* as Documentation/driver-api/libata.rst
|
2005-08-29 07:18:39 +07:00
|
|
|
*
|
|
|
|
* Hardware documentation available under NDA.
|
2005-04-17 05:20:36 +07:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/blkdev.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/interrupt.h>
|
2005-10-31 02:39:11 +07:00
|
|
|
#include <linux/device.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <scsi/scsi_host.h>
|
|
|
|
#include <linux/libata.h>
|
2007-02-16 16:40:04 +07:00
|
|
|
#include "sis.h"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
#define DRV_NAME "sata_sis"
|
2007-08-31 15:54:06 +07:00
|
|
|
#define DRV_VERSION "1.0"
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
enum {
|
|
|
|
sis_180 = 0,
|
|
|
|
SIS_SCR_PCI_BAR = 5,
|
|
|
|
|
|
|
|
/* PCI configuration registers */
|
|
|
|
SIS_GENCTL = 0x54, /* IDE General Control register */
|
|
|
|
SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
|
2005-09-08 03:44:48 +07:00
|
|
|
SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
|
|
|
|
SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
|
|
|
|
SIS_PMR = 0x90, /* port mapping register */
|
2005-09-09 10:07:29 +07:00
|
|
|
SIS_PMR_COMBINED = 0x30,
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
/* random bits */
|
|
|
|
SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
|
|
|
|
|
|
|
|
GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
|
|
|
|
};
|
|
|
|
|
2007-10-26 11:03:37 +07:00
|
|
|
static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
|
2008-07-31 15:02:40 +07:00
|
|
|
static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
|
|
|
|
static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2005-11-10 23:04:11 +07:00
|
|
|
static const struct pci_device_id sis_pci_tbl[] = {
|
2007-10-26 11:03:37 +07:00
|
|
|
{ PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
|
|
|
|
{ PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
|
|
|
|
{ PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
|
|
|
|
{ PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
|
|
|
|
{ PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
|
|
|
|
{ PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
|
2006-09-29 07:21:59 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
{ } /* terminate list */
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct pci_driver sis_pci_driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.id_table = sis_pci_tbl,
|
|
|
|
.probe = sis_init_one,
|
|
|
|
.remove = ata_pci_remove_one,
|
2014-05-07 22:17:44 +07:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
2014-01-02 03:13:45 +07:00
|
|
|
.suspend = ata_pci_device_suspend,
|
|
|
|
.resume = ata_pci_device_resume,
|
|
|
|
#endif
|
2005-04-17 05:20:36 +07:00
|
|
|
};
|
|
|
|
|
2005-11-07 12:59:37 +07:00
|
|
|
static struct scsi_host_template sis_sht = {
|
2008-03-25 10:22:49 +07:00
|
|
|
ATA_BMDMA_SHT(DRV_NAME),
|
2005-04-17 05:20:36 +07:00
|
|
|
};
|
|
|
|
|
libata: implement and use ops inheritance
libata lets low level drivers build ata_port_operations table and
register it with libata core layer. This allows low level drivers
high level of flexibility but also burdens them with lots of
boilerplate entries.
This becomes worse for drivers which support related similar
controllers which differ slightly. They share most of the operations
except for a few. However, the driver still needs to list all
operations for each variant. This results in large number of
duplicate entries, which is not only inefficient but also error-prone
as it becomes very difficult to tell what the actual differences are.
This duplicate boilerplates all over the low level drivers also make
updating the core layer exteremely difficult and error-prone. When
compounded with multi-branched development model, it ends up
accumulating inconsistencies over time. Some of those inconsistencies
cause immediate problems and fixed. Others just remain there dormant
making maintenance increasingly difficult.
To rectify the problem, this patch implements ata_port_operations
inheritance. To allow LLDs to easily re-use their own ops tables
overriding only specific methods, this patch implements poor man's
class inheritance. An ops table has ->inherits field which can be set
to any ops table as long as it doesn't create a loop. When the host
is started, the inheritance chain is followed and any operation which
isn't specified is taken from the nearest ancestor which has it
specified. This operation is called finalization and done only once
per an ops table and the LLD doesn't have to do anything special about
it other than making the ops table non-const such that libata can
update it.
libata provides four base ops tables lower drivers can inherit from -
base, sata, pmp, sff and bmdma. To avoid overriding these ops
accidentaly, these ops are declared const and LLDs should always
inherit these instead of using them directly.
After finalization, all the ops table are identical before and after
the patch except for setting .irq_handler to ata_interrupt in drivers
which didn't use to. The .irq_handler doesn't have any actual effect
and the field will soon be removed by later patch.
* sata_sx4 is still using old style EH and currently doesn't take
advantage of ops inheritance.
Signed-off-by: Tejun Heo <htejun@gmail.com>
2008-03-25 10:22:49 +07:00
|
|
|
static struct ata_port_operations sis_ops = {
|
|
|
|
.inherits = &ata_bmdma_port_ops,
|
2005-04-17 05:20:36 +07:00
|
|
|
.scr_read = sis_scr_read,
|
|
|
|
.scr_write = sis_scr_write,
|
|
|
|
};
|
|
|
|
|
2007-05-04 17:43:58 +07:00
|
|
|
static const struct ata_port_info sis_port_info = {
|
2011-02-05 02:05:48 +07:00
|
|
|
.flags = ATA_FLAG_SATA,
|
2009-03-15 03:38:24 +07:00
|
|
|
.pio_mask = ATA_PIO4,
|
|
|
|
.mwdma_mask = ATA_MWDMA2,
|
2007-07-09 23:16:50 +07:00
|
|
|
.udma_mask = ATA_UDMA6,
|
2005-04-17 05:20:36 +07:00
|
|
|
.port_ops = &sis_ops,
|
|
|
|
};
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Uwe Koziolek");
|
2011-10-24 06:38:18 +07:00
|
|
|
MODULE_DESCRIPTION("low-level driver for Silicon Integrated Systems SATA controller");
|
2005-04-17 05:20:36 +07:00
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
|
|
|
|
MODULE_VERSION(DRV_VERSION);
|
|
|
|
|
2009-09-01 21:19:10 +07:00
|
|
|
static unsigned int get_scr_cfg_addr(struct ata_link *link, unsigned int sc_reg)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2009-09-01 21:19:10 +07:00
|
|
|
struct ata_port *ap = link->ap;
|
2007-01-08 23:11:07 +07:00
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
2005-04-17 05:20:36 +07:00
|
|
|
unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
|
2007-01-08 23:11:07 +07:00
|
|
|
u8 pmr;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2007-01-08 23:11:07 +07:00
|
|
|
if (ap->port_no) {
|
2006-12-04 07:34:42 +07:00
|
|
|
switch (pdev->device) {
|
2007-10-26 11:03:37 +07:00
|
|
|
case 0x0180:
|
|
|
|
case 0x0181:
|
|
|
|
pci_read_config_byte(pdev, SIS_PMR, &pmr);
|
|
|
|
if ((pmr & SIS_PMR_COMBINED) == 0)
|
|
|
|
addr += SIS180_SATA1_OFS;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x0182:
|
|
|
|
case 0x0183:
|
|
|
|
case 0x1182:
|
|
|
|
addr += SIS182_SATA1_OFS;
|
|
|
|
break;
|
2006-12-04 07:34:42 +07:00
|
|
|
}
|
2005-09-09 10:07:29 +07:00
|
|
|
}
|
2009-09-01 21:19:10 +07:00
|
|
|
if (link->pmp)
|
|
|
|
addr += 0x10;
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
2008-07-31 15:02:40 +07:00
|
|
|
static u32 sis_scr_cfg_read(struct ata_link *link,
|
|
|
|
unsigned int sc_reg, u32 *val)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2008-07-31 15:02:40 +07:00
|
|
|
struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
|
2009-09-01 21:19:10 +07:00
|
|
|
unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
|
2008-04-24 08:52:44 +07:00
|
|
|
return -EINVAL;
|
2005-09-08 03:44:48 +07:00
|
|
|
|
2007-10-18 09:53:39 +07:00
|
|
|
pci_read_config_dword(pdev, cfg_addr, val);
|
|
|
|
return 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2008-07-31 15:02:40 +07:00
|
|
|
static int sis_scr_cfg_write(struct ata_link *link,
|
|
|
|
unsigned int sc_reg, u32 val)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2008-07-31 15:02:40 +07:00
|
|
|
struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
|
2009-09-01 21:19:10 +07:00
|
|
|
unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
|
2005-09-09 10:07:29 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
pci_write_config_dword(pdev, cfg_addr, val);
|
2008-04-24 08:52:44 +07:00
|
|
|
return 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2008-07-31 15:02:40 +07:00
|
|
|
static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2008-07-31 15:02:40 +07:00
|
|
|
struct ata_port *ap = link->ap;
|
2009-09-01 21:19:10 +07:00
|
|
|
void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
|
2005-09-08 03:44:48 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
if (sc_reg > SCR_CONTROL)
|
2007-07-16 12:29:40 +07:00
|
|
|
return -EINVAL;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
if (ap->flags & SIS_FLAG_CFGSCR)
|
2008-07-31 15:02:40 +07:00
|
|
|
return sis_scr_cfg_read(link, sc_reg, val);
|
2005-09-08 03:44:48 +07:00
|
|
|
|
2009-09-01 21:19:10 +07:00
|
|
|
*val = ioread32(base + sc_reg * 4);
|
2007-07-16 12:29:40 +07:00
|
|
|
return 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2008-07-31 15:02:40 +07:00
|
|
|
static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2008-07-31 15:02:40 +07:00
|
|
|
struct ata_port *ap = link->ap;
|
2009-09-01 21:19:10 +07:00
|
|
|
void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
|
2005-09-08 03:44:48 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
if (sc_reg > SCR_CONTROL)
|
2007-07-16 12:29:40 +07:00
|
|
|
return -EINVAL;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
|
|
|
if (ap->flags & SIS_FLAG_CFGSCR)
|
2008-07-31 15:02:40 +07:00
|
|
|
return sis_scr_cfg_write(link, sc_reg, val);
|
2009-09-01 21:19:10 +07:00
|
|
|
|
|
|
|
iowrite32(val, base + (sc_reg * 4));
|
|
|
|
return 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2007-10-26 11:03:37 +07:00
|
|
|
static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2007-04-17 21:44:08 +07:00
|
|
|
struct ata_port_info pi = sis_port_info;
|
2007-05-25 14:48:52 +07:00
|
|
|
const struct ata_port_info *ppi[] = { &pi, &pi };
|
2007-04-17 21:44:08 +07:00
|
|
|
struct ata_host *host;
|
2006-11-08 15:57:00 +07:00
|
|
|
u32 genctl, val;
|
2005-09-08 03:44:48 +07:00
|
|
|
u8 pmr;
|
2006-12-04 07:34:42 +07:00
|
|
|
u8 port2_start = 0x20;
|
2009-09-01 21:19:10 +07:00
|
|
|
int i, rc;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2011-04-16 05:52:00 +07:00
|
|
|
ata_print_version_once(&pdev->dev, DRV_VERSION);
|
2005-10-31 02:39:11 +07:00
|
|
|
|
2007-01-20 14:00:28 +07:00
|
|
|
rc = pcim_enable_device(pdev);
|
2005-04-17 05:20:36 +07:00
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
/* check and see if the SCRs are in IO space or PCI cfg space */
|
|
|
|
pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
|
|
|
|
if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
|
2006-10-28 09:08:47 +07:00
|
|
|
pi.flags |= SIS_FLAG_CFGSCR;
|
2005-08-01 00:13:24 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* if hardware thinks SCRs are in IO space, but there are
|
|
|
|
* no IO resources assigned, change to PCI cfg space.
|
|
|
|
*/
|
2006-10-28 09:08:47 +07:00
|
|
|
if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
|
2005-04-17 05:20:36 +07:00
|
|
|
((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
|
|
|
|
(pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
|
|
|
|
genctl &= ~GENCTL_IOMAPPED_SCR;
|
|
|
|
pci_write_config_dword(pdev, SIS_GENCTL, genctl);
|
2006-10-28 09:08:47 +07:00
|
|
|
pi.flags |= SIS_FLAG_CFGSCR;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2005-09-08 03:44:48 +07:00
|
|
|
pci_read_config_byte(pdev, SIS_PMR, &pmr);
|
2006-12-04 07:34:42 +07:00
|
|
|
switch (ent->device) {
|
|
|
|
case 0x0180:
|
|
|
|
case 0x0181:
|
2007-01-08 23:11:07 +07:00
|
|
|
|
|
|
|
/* The PATA-handling is provided by pata_sis */
|
|
|
|
switch (pmr & 0x30) {
|
|
|
|
case 0x10:
|
2007-06-15 04:40:43 +07:00
|
|
|
ppi[1] = &sis_info133_for_sata;
|
2007-01-08 23:11:07 +07:00
|
|
|
break;
|
2007-02-26 17:51:33 +07:00
|
|
|
|
2007-01-08 23:11:07 +07:00
|
|
|
case 0x30:
|
2007-06-15 04:40:43 +07:00
|
|
|
ppi[0] = &sis_info133_for_sata;
|
2007-01-08 23:11:07 +07:00
|
|
|
break;
|
|
|
|
}
|
2005-09-08 03:44:48 +07:00
|
|
|
if ((pmr & SIS_PMR_COMBINED) == 0) {
|
2011-04-16 05:51:58 +07:00
|
|
|
dev_info(&pdev->dev,
|
|
|
|
"Detected SiS 180/181/964 chipset in SATA mode\n");
|
2005-09-13 05:36:45 +07:00
|
|
|
port2_start = 64;
|
2006-12-04 07:34:42 +07:00
|
|
|
} else {
|
2011-04-16 05:51:58 +07:00
|
|
|
dev_info(&pdev->dev,
|
|
|
|
"Detected SiS 180/181 chipset in combined mode\n");
|
2007-10-26 11:03:37 +07:00
|
|
|
port2_start = 0;
|
2006-11-08 15:57:00 +07:00
|
|
|
pi.flags |= ATA_FLAG_SLAVE_POSS;
|
2005-09-08 03:44:48 +07:00
|
|
|
}
|
2006-12-04 07:34:42 +07:00
|
|
|
break;
|
2006-12-11 23:14:06 +07:00
|
|
|
|
2006-12-04 07:34:42 +07:00
|
|
|
case 0x0182:
|
|
|
|
case 0x0183:
|
2007-10-26 11:03:37 +07:00
|
|
|
pci_read_config_dword(pdev, 0x6C, &val);
|
2006-11-08 15:57:00 +07:00
|
|
|
if (val & (1L << 31)) {
|
2011-04-16 05:51:58 +07:00
|
|
|
dev_info(&pdev->dev, "Detected SiS 182/965 chipset\n");
|
2006-11-08 15:57:00 +07:00
|
|
|
pi.flags |= ATA_FLAG_SLAVE_POSS;
|
2006-12-04 07:34:42 +07:00
|
|
|
} else {
|
2011-04-16 05:51:58 +07:00
|
|
|
dev_info(&pdev->dev, "Detected SiS 182/965L chipset\n");
|
2006-12-04 07:34:42 +07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x1182:
|
2011-04-16 05:51:58 +07:00
|
|
|
dev_info(&pdev->dev,
|
|
|
|
"Detected SiS 1182/966/680 SATA controller\n");
|
2007-06-15 04:40:43 +07:00
|
|
|
pi.flags |= ATA_FLAG_SLAVE_POSS;
|
|
|
|
break;
|
|
|
|
|
2006-12-04 07:34:42 +07:00
|
|
|
case 0x1183:
|
2011-04-16 05:51:58 +07:00
|
|
|
dev_info(&pdev->dev,
|
|
|
|
"Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
|
2007-06-15 04:40:43 +07:00
|
|
|
ppi[0] = &sis_info133_for_sata;
|
|
|
|
ppi[1] = &sis_info133_for_sata;
|
2006-12-04 07:34:42 +07:00
|
|
|
break;
|
2005-09-08 03:44:48 +07:00
|
|
|
}
|
|
|
|
|
2010-05-20 03:10:22 +07:00
|
|
|
rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
|
2007-04-17 21:44:08 +07:00
|
|
|
if (rc)
|
|
|
|
return rc;
|
2006-10-28 09:08:47 +07:00
|
|
|
|
2009-09-01 21:19:10 +07:00
|
|
|
for (i = 0; i < 2; i++) {
|
|
|
|
struct ata_port *ap = host->ports[i];
|
|
|
|
|
|
|
|
if (ap->flags & ATA_FLAG_SATA &&
|
|
|
|
ap->flags & ATA_FLAG_SLAVE_POSS) {
|
|
|
|
rc = ata_slave_link_init(ap);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-04-17 21:44:08 +07:00
|
|
|
if (!(pi.flags & SIS_FLAG_CFGSCR)) {
|
2007-03-14 16:19:00 +07:00
|
|
|
void __iomem *mmio;
|
2007-02-01 13:06:36 +07:00
|
|
|
|
2007-04-17 21:44:08 +07:00
|
|
|
rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
mmio = host->iomap[SIS_SCR_PCI_BAR];
|
2007-02-01 13:06:36 +07:00
|
|
|
|
2007-04-17 21:44:08 +07:00
|
|
|
host->ports[0]->ioaddr.scr_addr = mmio;
|
|
|
|
host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
pci_set_master(pdev);
|
2005-08-16 02:23:41 +07:00
|
|
|
pci_intx(pdev, 1);
|
2010-05-20 03:10:21 +07:00
|
|
|
return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
|
2008-04-07 20:47:16 +07:00
|
|
|
IRQF_SHARED, &sis_sht);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
2012-04-19 12:43:05 +07:00
|
|
|
module_pci_driver(sis_pci_driver);
|