License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 21:07:57 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2015-04-30 23:21:29 +07:00
|
|
|
#include <linux/bitops.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <linux/serial_core.h>
|
2009-11-25 14:23:35 +07:00
|
|
|
#include <linux/io.h>
|
2008-12-25 16:17:34 +07:00
|
|
|
#include <linux/gpio.h>
|
2007-08-20 06:59:33 +07:00
|
|
|
|
2015-04-30 23:21:25 +07:00
|
|
|
#define SCI_MAJOR 204
|
|
|
|
#define SCI_MINOR_START 8
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SCI register subset common for all port types.
|
|
|
|
* Not all registers will exist on all parts.
|
|
|
|
*/
|
|
|
|
enum {
|
|
|
|
SCSMR, /* Serial Mode Register */
|
|
|
|
SCBRR, /* Bit Rate Register */
|
|
|
|
SCSCR, /* Serial Control Register */
|
|
|
|
SCxSR, /* Serial Status Register */
|
|
|
|
SCFCR, /* FIFO Control Register */
|
|
|
|
SCFDR, /* FIFO Data Count Register */
|
|
|
|
SCxTDR, /* Transmit (FIFO) Data Register */
|
|
|
|
SCxRDR, /* Receive (FIFO) Data Register */
|
|
|
|
SCLSR, /* Line Status Register */
|
|
|
|
SCTFDR, /* Transmit FIFO Data Count Register */
|
|
|
|
SCRFDR, /* Receive FIFO Data Count Register */
|
|
|
|
SCSPTR, /* Serial Port Register */
|
|
|
|
HSSRR, /* Sampling Rate Register */
|
2015-04-30 23:21:27 +07:00
|
|
|
SCPCR, /* Serial Port Control Register */
|
|
|
|
SCPDR, /* Serial Port Data Register */
|
2015-11-12 19:36:06 +07:00
|
|
|
SCDL, /* BRG Frequency Division Register */
|
|
|
|
SCCKS, /* BRG Clock Select Register */
|
2017-02-03 00:10:14 +07:00
|
|
|
HSRTRGR, /* Rx FIFO Data Count Trigger Register */
|
|
|
|
HSTTRGR, /* Tx FIFO Data Count Trigger Register */
|
2015-04-30 23:21:25 +07:00
|
|
|
|
|
|
|
SCIx_NR_REGS,
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/* SCSMR (Serial Mode Register) */
|
2016-01-04 20:45:18 +07:00
|
|
|
#define SCSMR_C_A BIT(7) /* Communication Mode */
|
|
|
|
#define SCSMR_CSYNC BIT(7) /* - Clocked synchronous mode */
|
|
|
|
#define SCSMR_ASYNC 0 /* - Asynchronous mode */
|
2015-04-30 23:21:29 +07:00
|
|
|
#define SCSMR_CHR BIT(6) /* 7-bit Character Length */
|
|
|
|
#define SCSMR_PE BIT(5) /* Parity Enable */
|
|
|
|
#define SCSMR_ODD BIT(4) /* Odd Parity */
|
|
|
|
#define SCSMR_STOP BIT(3) /* Stop Bit Length */
|
|
|
|
#define SCSMR_CKS 0x0003 /* Clock Select */
|
2015-04-30 23:21:25 +07:00
|
|
|
|
2016-01-04 20:45:18 +07:00
|
|
|
/* Serial Mode Register, SCIFA/SCIFB only bits */
|
|
|
|
#define SCSMR_CKEDG BIT(12) /* Transmit/Receive Clock Edge Select */
|
|
|
|
#define SCSMR_SRC_MASK 0x0700 /* Sampling Control */
|
|
|
|
#define SCSMR_SRC_16 0x0000 /* Sampling rate 1/16 */
|
|
|
|
#define SCSMR_SRC_5 0x0100 /* Sampling rate 1/5 */
|
|
|
|
#define SCSMR_SRC_7 0x0200 /* Sampling rate 1/7 */
|
|
|
|
#define SCSMR_SRC_11 0x0300 /* Sampling rate 1/11 */
|
|
|
|
#define SCSMR_SRC_13 0x0400 /* Sampling rate 1/13 */
|
|
|
|
#define SCSMR_SRC_17 0x0500 /* Sampling rate 1/17 */
|
|
|
|
#define SCSMR_SRC_19 0x0600 /* Sampling rate 1/19 */
|
|
|
|
#define SCSMR_SRC_27 0x0700 /* Sampling rate 1/27 */
|
|
|
|
|
2015-04-30 23:21:25 +07:00
|
|
|
/* Serial Control Register, SCIFA/SCIFB only bits */
|
2015-04-30 23:21:29 +07:00
|
|
|
#define SCSCR_TDRQE BIT(15) /* Tx Data Transfer Request Enable */
|
|
|
|
#define SCSCR_RDRQE BIT(14) /* Rx Data Transfer Request Enable */
|
2015-04-30 23:21:25 +07:00
|
|
|
|
2017-09-29 20:08:53 +07:00
|
|
|
/* Serial Control Register, HSCIF-only bits */
|
|
|
|
#define HSSCR_TOT_SHIFT 14
|
|
|
|
|
2015-04-30 23:21:25 +07:00
|
|
|
/* SCxSR (Serial Status Register) on SCI */
|
2015-04-30 23:21:29 +07:00
|
|
|
#define SCI_TDRE BIT(7) /* Transmit Data Register Empty */
|
|
|
|
#define SCI_RDRF BIT(6) /* Receive Data Register Full */
|
|
|
|
#define SCI_ORER BIT(5) /* Overrun Error */
|
|
|
|
#define SCI_FER BIT(4) /* Framing Error */
|
|
|
|
#define SCI_PER BIT(3) /* Parity Error */
|
|
|
|
#define SCI_TEND BIT(2) /* Transmit End */
|
2015-04-30 23:21:30 +07:00
|
|
|
#define SCI_RESERVED 0x03 /* All reserved bits */
|
2015-04-30 23:21:25 +07:00
|
|
|
|
|
|
|
#define SCI_DEFAULT_ERROR_MASK (SCI_PER | SCI_FER)
|
|
|
|
|
2015-08-22 01:02:26 +07:00
|
|
|
#define SCI_RDxF_CLEAR (u32)(~(SCI_RESERVED | SCI_RDRF))
|
|
|
|
#define SCI_ERROR_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
|
|
|
|
#define SCI_TDxE_CLEAR (u32)(~(SCI_RESERVED | SCI_TEND | SCI_TDRE))
|
|
|
|
#define SCI_BREAK_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
|
2015-04-30 23:21:30 +07:00
|
|
|
|
|
|
|
/* SCxSR (Serial Status Register) on SCIF, SCIFA, SCIFB, HSCIF */
|
2015-04-30 23:21:29 +07:00
|
|
|
#define SCIF_ER BIT(7) /* Receive Error */
|
|
|
|
#define SCIF_TEND BIT(6) /* Transmission End */
|
|
|
|
#define SCIF_TDFE BIT(5) /* Transmit FIFO Data Empty */
|
|
|
|
#define SCIF_BRK BIT(4) /* Break Detect */
|
|
|
|
#define SCIF_FER BIT(3) /* Framing Error */
|
|
|
|
#define SCIF_PER BIT(2) /* Parity Error */
|
|
|
|
#define SCIF_RDF BIT(1) /* Receive FIFO Data Full */
|
|
|
|
#define SCIF_DR BIT(0) /* Receive Data Ready */
|
2015-04-30 23:21:30 +07:00
|
|
|
/* SCIF only (optional) */
|
|
|
|
#define SCIF_PERC 0xf000 /* Number of Parity Errors */
|
|
|
|
#define SCIF_FERC 0x0f00 /* Number of Framing Errors */
|
|
|
|
/*SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 only */
|
|
|
|
#define SCIFA_ORER BIT(9) /* Overrun Error */
|
|
|
|
|
|
|
|
#define SCIF_DEFAULT_ERROR_MASK (SCIF_PER | SCIF_FER | SCIF_BRK | SCIF_ER)
|
2015-04-30 23:21:25 +07:00
|
|
|
|
2015-08-22 01:02:26 +07:00
|
|
|
#define SCIF_RDxF_CLEAR (u32)(~(SCIF_DR | SCIF_RDF))
|
2015-08-22 01:02:27 +07:00
|
|
|
#define SCIF_ERROR_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_ER))
|
2015-08-22 01:02:26 +07:00
|
|
|
#define SCIF_TDxE_CLEAR (u32)(~(SCIF_TDFE))
|
|
|
|
#define SCIF_BREAK_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_BRK))
|
2015-04-30 23:21:25 +07:00
|
|
|
|
|
|
|
/* SCFCR (FIFO Control Register) */
|
2017-02-03 00:10:14 +07:00
|
|
|
#define SCFCR_RTRG1 BIT(7) /* Receive FIFO Data Count Trigger */
|
|
|
|
#define SCFCR_RTRG0 BIT(6)
|
|
|
|
#define SCFCR_TTRG1 BIT(5) /* Transmit FIFO Data Count Trigger */
|
|
|
|
#define SCFCR_TTRG0 BIT(4)
|
2015-04-30 23:21:29 +07:00
|
|
|
#define SCFCR_MCE BIT(3) /* Modem Control Enable */
|
|
|
|
#define SCFCR_TFRST BIT(2) /* Transmit FIFO Data Register Reset */
|
|
|
|
#define SCFCR_RFRST BIT(1) /* Receive FIFO Data Register Reset */
|
|
|
|
#define SCFCR_LOOP BIT(0) /* Loopback Test */
|
2015-04-30 23:21:25 +07:00
|
|
|
|
2015-04-30 23:21:31 +07:00
|
|
|
/* SCLSR (Line Status Register) on (H)SCIF */
|
2016-06-24 21:59:16 +07:00
|
|
|
#define SCLSR_TO BIT(2) /* Timeout */
|
2015-04-30 23:21:31 +07:00
|
|
|
#define SCLSR_ORER BIT(0) /* Overrun Error */
|
|
|
|
|
2015-04-30 23:21:25 +07:00
|
|
|
/* SCSPTR (Serial Port Register), optional */
|
2016-06-03 17:00:06 +07:00
|
|
|
#define SCSPTR_RTSIO BIT(7) /* Serial Port RTS# Pin Input/Output */
|
|
|
|
#define SCSPTR_RTSDT BIT(6) /* Serial Port RTS# Pin Data */
|
|
|
|
#define SCSPTR_CTSIO BIT(5) /* Serial Port CTS# Pin Input/Output */
|
|
|
|
#define SCSPTR_CTSDT BIT(4) /* Serial Port CTS# Pin Data */
|
|
|
|
#define SCSPTR_SCKIO BIT(3) /* Serial Port Clock Pin Input/Output */
|
|
|
|
#define SCSPTR_SCKDT BIT(2) /* Serial Port Clock Pin Data */
|
2015-04-30 23:21:29 +07:00
|
|
|
#define SCSPTR_SPB2IO BIT(1) /* Serial Port Break Input/Output */
|
|
|
|
#define SCSPTR_SPB2DT BIT(0) /* Serial Port Break Data */
|
2015-04-30 23:21:25 +07:00
|
|
|
|
|
|
|
/* HSSRR HSCIF */
|
2015-04-30 23:21:29 +07:00
|
|
|
#define HSCIF_SRE BIT(15) /* Sampling Rate Register Enable */
|
2015-04-30 23:21:25 +07:00
|
|
|
|
2015-04-30 23:21:27 +07:00
|
|
|
/* SCPCR (Serial Port Control Register), SCIFA/SCIFB only */
|
2016-06-03 17:00:07 +07:00
|
|
|
#define SCPCR_RTSC BIT(4) /* Serial Port RTS# Pin / Output Pin */
|
|
|
|
#define SCPCR_CTSC BIT(3) /* Serial Port CTS# Pin / Input Pin */
|
|
|
|
#define SCPCR_SCKC BIT(2) /* Serial Port SCK Pin / Output Pin */
|
|
|
|
#define SCPCR_RXDC BIT(1) /* Serial Port RXD Pin / Input Pin */
|
|
|
|
#define SCPCR_TXDC BIT(0) /* Serial Port TXD Pin / Output Pin */
|
2015-04-30 23:21:27 +07:00
|
|
|
|
|
|
|
/* SCPDR (Serial Port Data Register), SCIFA/SCIFB only */
|
2016-06-03 17:00:07 +07:00
|
|
|
#define SCPDR_RTSD BIT(4) /* Serial Port RTS# Output Pin Data */
|
|
|
|
#define SCPDR_CTSD BIT(3) /* Serial Port CTS# Input Pin Data */
|
|
|
|
#define SCPDR_SCKD BIT(2) /* Serial Port SCK Output Pin Data */
|
|
|
|
#define SCPDR_RXDD BIT(1) /* Serial Port RXD Input Pin Data */
|
|
|
|
#define SCPDR_TXDD BIT(0) /* Serial Port TXD Output Pin Data */
|
2015-04-30 23:21:27 +07:00
|
|
|
|
2015-11-12 19:36:06 +07:00
|
|
|
/*
|
|
|
|
* BRG Clock Select Register (Some SCIF and HSCIF)
|
|
|
|
* The Baud Rate Generator for external clock can provide a clock source for
|
|
|
|
* the sampling clock. It outputs either its frequency divided clock, or the
|
|
|
|
* (undivided) (H)SCK external clock.
|
|
|
|
*/
|
|
|
|
#define SCCKS_CKS BIT(15) /* Select (H)SCK (1) or divided SC_CLK (0) */
|
|
|
|
#define SCCKS_XIN BIT(14) /* SC_CLK uses bus clock (1) or SCIF_CLK (0) */
|
2015-04-30 23:21:25 +07:00
|
|
|
|
2008-10-02 17:47:12 +07:00
|
|
|
#define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
|
2017-02-03 00:10:15 +07:00
|
|
|
#define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_DR | SCIF_RDF)
|
2008-10-02 17:47:12 +07:00
|
|
|
#define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
|
|
|
|
#define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
|
|
|
|
#define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
|
|
|
|
#define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
|
2011-06-08 16:19:37 +07:00
|
|
|
|
2017-01-11 21:43:36 +07:00
|
|
|
#define SCxSR_ERRORS(port) (to_sci_port(port)->params->error_mask)
|
2008-10-02 17:47:12 +07:00
|
|
|
|
2015-08-22 01:02:25 +07:00
|
|
|
#define SCxSR_RDxF_CLEAR(port) \
|
|
|
|
(((port)->type == PORT_SCI) ? SCI_RDxF_CLEAR : SCIF_RDxF_CLEAR)
|
|
|
|
#define SCxSR_ERROR_CLEAR(port) \
|
2017-01-11 21:43:36 +07:00
|
|
|
(to_sci_port(port)->params->error_clear)
|
2015-08-22 01:02:25 +07:00
|
|
|
#define SCxSR_TDxE_CLEAR(port) \
|
|
|
|
(((port)->type == PORT_SCI) ? SCI_TDxE_CLEAR : SCIF_TDxE_CLEAR)
|
|
|
|
#define SCxSR_BREAK_CLEAR(port) \
|
|
|
|
(((port)->type == PORT_SCI) ? SCI_BREAK_CLEAR : SCIF_BREAK_CLEAR)
|