2012-02-02 04:04:47 +07:00
|
|
|
/*
|
|
|
|
* Driver for the NVIDIA Tegra pinmux
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011, NVIDIA CORPORATION. All rights reserved.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __PINMUX_TEGRA_H__
|
|
|
|
#define __PINMUX_TEGRA_H__
|
|
|
|
|
2012-08-29 04:38:18 +07:00
|
|
|
enum tegra_pinconf_param {
|
|
|
|
/* argument: tegra_pinconf_pull */
|
|
|
|
TEGRA_PINCONF_PARAM_PULL,
|
|
|
|
/* argument: tegra_pinconf_tristate */
|
|
|
|
TEGRA_PINCONF_PARAM_TRISTATE,
|
|
|
|
/* argument: Boolean */
|
|
|
|
TEGRA_PINCONF_PARAM_ENABLE_INPUT,
|
|
|
|
/* argument: Boolean */
|
|
|
|
TEGRA_PINCONF_PARAM_OPEN_DRAIN,
|
|
|
|
/* argument: Boolean */
|
|
|
|
TEGRA_PINCONF_PARAM_LOCK,
|
|
|
|
/* argument: Boolean */
|
|
|
|
TEGRA_PINCONF_PARAM_IORESET,
|
|
|
|
/* argument: Boolean */
|
2013-01-08 14:32:36 +07:00
|
|
|
TEGRA_PINCONF_PARAM_RCV_SEL,
|
|
|
|
/* argument: Boolean */
|
2012-08-29 04:38:18 +07:00
|
|
|
TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE,
|
|
|
|
/* argument: Boolean */
|
|
|
|
TEGRA_PINCONF_PARAM_SCHMITT,
|
|
|
|
/* argument: Boolean */
|
|
|
|
TEGRA_PINCONF_PARAM_LOW_POWER_MODE,
|
|
|
|
/* argument: Integer, range is HW-dependant */
|
|
|
|
TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH,
|
|
|
|
/* argument: Integer, range is HW-dependant */
|
|
|
|
TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH,
|
|
|
|
/* argument: Integer, range is HW-dependant */
|
|
|
|
TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING,
|
|
|
|
/* argument: Integer, range is HW-dependant */
|
|
|
|
TEGRA_PINCONF_PARAM_SLEW_RATE_RISING,
|
2013-01-08 14:32:36 +07:00
|
|
|
/* argument: Integer, range is HW-dependant */
|
|
|
|
TEGRA_PINCONF_PARAM_DRIVE_TYPE,
|
2012-08-29 04:38:18 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
enum tegra_pinconf_pull {
|
|
|
|
TEGRA_PINCONFIG_PULL_NONE,
|
|
|
|
TEGRA_PINCONFIG_PULL_DOWN,
|
|
|
|
TEGRA_PINCONFIG_PULL_UP,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum tegra_pinconf_tristate {
|
|
|
|
TEGRA_PINCONFIG_DRIVEN,
|
|
|
|
TEGRA_PINCONFIG_TRISTATE,
|
|
|
|
};
|
|
|
|
|
|
|
|
#define TEGRA_PINCONF_PACK(_param_, _arg_) ((_param_) << 16 | (_arg_))
|
|
|
|
#define TEGRA_PINCONF_UNPACK_PARAM(_conf_) ((_conf_) >> 16)
|
|
|
|
#define TEGRA_PINCONF_UNPACK_ARG(_conf_) ((_conf_) & 0xffff)
|
|
|
|
|
2012-02-02 04:04:47 +07:00
|
|
|
/**
|
|
|
|
* struct tegra_function - Tegra pinctrl mux function
|
|
|
|
* @name: The name of the function, exported to pinctrl core.
|
|
|
|
* @groups: An array of pin groups that may select this function.
|
|
|
|
* @ngroups: The number of entries in @groups.
|
|
|
|
*/
|
|
|
|
struct tegra_function {
|
|
|
|
const char *name;
|
2014-03-08 02:22:16 +07:00
|
|
|
const char **groups;
|
2012-02-02 04:04:47 +07:00
|
|
|
unsigned ngroups;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct tegra_pingroup - Tegra pin group
|
2014-04-16 00:02:03 +07:00
|
|
|
* @name The name of the pin group.
|
|
|
|
* @pins An array of pin IDs included in this pin group.
|
|
|
|
* @npins The number of entries in @pins.
|
|
|
|
* @funcs The mux functions which can be muxed onto this group.
|
pinctrl: tegra: remove redundant data table fields
Any SoC which supports the einput, odrain, lock, ioreset, or rcv_sel
options has the relevant HW register fields in the same register as the
mux function selection. Similarly, the drvtype option is always in the
drive register, if it is supported at all. Hence, we don't need to have
struct *_reg fields in the pin group table to define which register and
bank to use for those options. Delete this to save space in the driver's
data tables.
However, many of those options are not supported on all SoCs, or not
supported on some pingroups. We need a way to detect when they are
supported. Previously, this was indicated by setting the struct *_reg
field to -1. With the struct *_reg fields removed, we use the struct
*_bit fields for this purpose instead. The struct *_bit fields need to
be expanded from 5 to 6 bits in order to store a value outside the valid
HW bit range of 0..31.
Even without removing the struct *_reg fields, we still need to add code
to validate the struct *_bit fields, since some struct *_bit fields were
already being set to -1, without an option-specific struct *_reg field to
"guard" them. In other words, before this change, the pinmux driver might
allow some unsupported options to be written to HW.
Signed-off-by: Stephen Warren <swarren@nvidia.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2014-04-16 00:00:50 +07:00
|
|
|
* @mux_reg: Mux register offset.
|
|
|
|
* This register contains the mux, einput, odrain, lock,
|
|
|
|
* ioreset, rcv_sel parameters.
|
|
|
|
* @mux_bank: Mux register bank.
|
|
|
|
* @mux_bit: Mux register bit.
|
|
|
|
* @pupd_reg: Pull-up/down register offset.
|
|
|
|
* @pupd_bank: Pull-up/down register bank.
|
|
|
|
* @pupd_bit: Pull-up/down register bit.
|
|
|
|
* @tri_reg: Tri-state register offset.
|
|
|
|
* @tri_bank: Tri-state register bank.
|
|
|
|
* @tri_bit: Tri-state register bit.
|
|
|
|
* @einput_bit: Enable-input register bit.
|
|
|
|
* @odrain_bit: Open-drain register bit.
|
|
|
|
* @lock_bit: Lock register bit.
|
|
|
|
* @ioreset_bit: IO reset register bit.
|
|
|
|
* @rcv_sel_bit: Receiver select bit.
|
|
|
|
* @drv_reg: Drive fields register offset.
|
|
|
|
* This register contains hsm, schmitt, lpmd, drvdn,
|
|
|
|
* drvup, slwr, slwf, and drvtype parameters.
|
|
|
|
* @drv_bank: Drive fields register bank.
|
|
|
|
* @hsm_bit: High Speed Mode register bit.
|
|
|
|
* @schmitt_bit: Scmitt register bit.
|
|
|
|
* @lpmd_bit: Low Power Mode register bit.
|
|
|
|
* @drvdn_bit: Drive Down register bit.
|
|
|
|
* @drvdn_width: Drive Down field width.
|
|
|
|
* @drvup_bit: Drive Up register bit.
|
|
|
|
* @drvup_width: Drive Up field width.
|
|
|
|
* @slwr_bit: Slew Rising register bit.
|
|
|
|
* @slwr_width: Slew Rising field width.
|
|
|
|
* @slwf_bit: Slew Falling register bit.
|
|
|
|
* @slwf_width: Slew Falling field width.
|
|
|
|
* @drvtype_bit: Drive type register bit.
|
|
|
|
*
|
|
|
|
* -1 in a *_reg field means that feature is unsupported for this group.
|
|
|
|
* *_bank and *_reg values are irrelevant when *_reg is -1.
|
|
|
|
* When *_reg is valid, *_bit may be -1 to indicate an unsupported feature.
|
2012-02-02 04:04:47 +07:00
|
|
|
*
|
|
|
|
* A representation of a group of pins (possibly just one pin) in the Tegra
|
|
|
|
* pin controller. Each group allows some parameter or parameters to be
|
|
|
|
* configured. The most common is mux function selection. Many others exist
|
|
|
|
* such as pull-up/down, tri-state, etc. Tegra's pin controller is complex;
|
|
|
|
* certain groups may only support configuring certain parameters, hence
|
pinctrl: tegra: remove redundant data table fields
Any SoC which supports the einput, odrain, lock, ioreset, or rcv_sel
options has the relevant HW register fields in the same register as the
mux function selection. Similarly, the drvtype option is always in the
drive register, if it is supported at all. Hence, we don't need to have
struct *_reg fields in the pin group table to define which register and
bank to use for those options. Delete this to save space in the driver's
data tables.
However, many of those options are not supported on all SoCs, or not
supported on some pingroups. We need a way to detect when they are
supported. Previously, this was indicated by setting the struct *_reg
field to -1. With the struct *_reg fields removed, we use the struct
*_bit fields for this purpose instead. The struct *_bit fields need to
be expanded from 5 to 6 bits in order to store a value outside the valid
HW bit range of 0..31.
Even without removing the struct *_reg fields, we still need to add code
to validate the struct *_bit fields, since some struct *_bit fields were
already being set to -1, without an option-specific struct *_reg field to
"guard" them. In other words, before this change, the pinmux driver might
allow some unsupported options to be written to HW.
Signed-off-by: Stephen Warren <swarren@nvidia.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
2014-04-16 00:00:50 +07:00
|
|
|
* each parameter is optional.
|
2012-02-02 04:04:47 +07:00
|
|
|
*/
|
|
|
|
struct tegra_pingroup {
|
|
|
|
const char *name;
|
|
|
|
const unsigned *pins;
|
2014-04-15 04:33:41 +07:00
|
|
|
u8 npins;
|
|
|
|
u8 funcs[4];
|
2012-02-02 04:04:47 +07:00
|
|
|
s16 mux_reg;
|
|
|
|
s16 pupd_reg;
|
|
|
|
s16 tri_reg;
|
|
|
|
s16 drv_reg;
|
|
|
|
u32 mux_bank:2;
|
|
|
|
u32 pupd_bank:2;
|
|
|
|
u32 tri_bank:2;
|
|
|
|
u32 drv_bank:2;
|
2015-03-17 04:42:34 +07:00
|
|
|
s32 mux_bit:6;
|
|
|
|
s32 pupd_bit:6;
|
|
|
|
s32 tri_bit:6;
|
|
|
|
s32 einput_bit:6;
|
|
|
|
s32 odrain_bit:6;
|
|
|
|
s32 lock_bit:6;
|
|
|
|
s32 ioreset_bit:6;
|
|
|
|
s32 rcv_sel_bit:6;
|
|
|
|
s32 hsm_bit:6;
|
|
|
|
s32 schmitt_bit:6;
|
|
|
|
s32 lpmd_bit:6;
|
|
|
|
s32 drvdn_bit:6;
|
|
|
|
s32 drvup_bit:6;
|
|
|
|
s32 slwr_bit:6;
|
|
|
|
s32 slwf_bit:6;
|
|
|
|
s32 drvtype_bit:6;
|
|
|
|
s32 drvdn_width:6;
|
|
|
|
s32 drvup_width:6;
|
|
|
|
s32 slwr_width:6;
|
|
|
|
s32 slwf_width:6;
|
2012-02-02 04:04:47 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct tegra_pinctrl_soc_data - Tegra pin controller driver configuration
|
|
|
|
* @ngpios: The number of GPIO pins the pin controller HW affects.
|
|
|
|
* @pins: An array describing all pins the pin controller affects.
|
|
|
|
* All pins which are also GPIOs must be listed first within the
|
|
|
|
* array, and be numbered identically to the GPIO controller's
|
|
|
|
* numbering.
|
|
|
|
* @npins: The numbmer of entries in @pins.
|
|
|
|
* @functions: An array describing all mux functions the SoC supports.
|
|
|
|
* @nfunctions: The numbmer of entries in @functions.
|
|
|
|
* @groups: An array describing all pin groups the pin SoC supports.
|
|
|
|
* @ngroups: The numbmer of entries in @groups.
|
|
|
|
*/
|
|
|
|
struct tegra_pinctrl_soc_data {
|
|
|
|
unsigned ngpios;
|
|
|
|
const struct pinctrl_pin_desc *pins;
|
|
|
|
unsigned npins;
|
2014-03-08 02:22:16 +07:00
|
|
|
struct tegra_function *functions;
|
2012-02-02 04:04:47 +07:00
|
|
|
unsigned nfunctions;
|
|
|
|
const struct tegra_pingroup *groups;
|
|
|
|
unsigned ngroups;
|
2015-02-25 04:00:49 +07:00
|
|
|
bool hsm_in_mux;
|
|
|
|
bool schmitt_in_mux;
|
|
|
|
bool drvtype_in_mux;
|
2012-02-02 04:04:47 +07:00
|
|
|
};
|
|
|
|
|
2012-04-12 01:53:09 +07:00
|
|
|
int tegra_pinctrl_probe(struct platform_device *pdev,
|
|
|
|
const struct tegra_pinctrl_soc_data *soc_data);
|
|
|
|
int tegra_pinctrl_remove(struct platform_device *pdev);
|
2012-02-02 04:04:47 +07:00
|
|
|
|
|
|
|
#endif
|