2008-02-20 05:43:25 +07:00
|
|
|
/*
|
2005-04-17 05:20:36 +07:00
|
|
|
* @file op_model_ppro.h
|
2008-08-18 19:50:31 +07:00
|
|
|
* Family 6 perfmon and architectural perfmon MSR operations
|
2005-04-17 05:20:36 +07:00
|
|
|
*
|
|
|
|
* @remark Copyright 2002 OProfile authors
|
2008-08-18 19:50:31 +07:00
|
|
|
* @remark Copyright 2008 Intel Corporation
|
2005-04-17 05:20:36 +07:00
|
|
|
* @remark Read the file COPYING
|
|
|
|
*
|
|
|
|
* @author John Levon
|
|
|
|
* @author Philippe Elie
|
|
|
|
* @author Graydon Hoare
|
2008-08-18 19:50:31 +07:00
|
|
|
* @author Andi Kleen
|
2009-05-25 20:10:32 +07:00
|
|
|
* @author Robert Richter <robert.richter@amd.com>
|
2005-04-17 05:20:36 +07:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/oprofile.h>
|
2008-08-18 19:50:31 +07:00
|
|
|
#include <linux/slab.h>
|
2005-04-17 05:20:36 +07:00
|
|
|
#include <asm/ptrace.h>
|
|
|
|
#include <asm/msr.h>
|
|
|
|
#include <asm/apic.h>
|
2006-06-26 18:57:01 +07:00
|
|
|
#include <asm/nmi.h>
|
2008-02-20 05:43:25 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
#include "op_x86_model.h"
|
|
|
|
#include "op_counter.h"
|
|
|
|
|
2008-08-18 19:50:31 +07:00
|
|
|
static int num_counters = 2;
|
|
|
|
static int counter_width = 32;
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2009-05-25 20:10:32 +07:00
|
|
|
#define MSR_PPRO_EVENTSEL_RESERVED ((0xFFFFFFFFULL<<32)|(1ULL<<21))
|
2005-04-17 05:20:36 +07:00
|
|
|
|
2011-08-01 22:08:59 +07:00
|
|
|
static u64 reset_value[OP_MAX_COUNTER];
|
2008-02-20 05:43:25 +07:00
|
|
|
|
2010-03-24 02:01:54 +07:00
|
|
|
static void ppro_shutdown(struct op_msrs const * const msrs)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < num_counters; ++i) {
|
|
|
|
if (!msrs->counters[i].addr)
|
|
|
|
continue;
|
|
|
|
release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
|
|
|
|
release_evntsel_nmi(MSR_P6_EVNTSEL0 + i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-02-26 23:20:55 +07:00
|
|
|
static int ppro_fill_in_addresses(struct op_msrs * const msrs)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2006-09-26 15:52:26 +07:00
|
|
|
int i;
|
|
|
|
|
2008-08-18 19:50:31 +07:00
|
|
|
for (i = 0; i < num_counters; i++) {
|
2010-03-24 01:33:21 +07:00
|
|
|
if (!reserve_perfctr_nmi(MSR_P6_PERFCTR0 + i))
|
2010-02-26 23:20:55 +07:00
|
|
|
goto fail;
|
2010-03-24 01:33:21 +07:00
|
|
|
if (!reserve_evntsel_nmi(MSR_P6_EVNTSEL0 + i)) {
|
|
|
|
release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
|
2010-02-26 23:20:55 +07:00
|
|
|
goto fail;
|
2010-03-24 01:33:21 +07:00
|
|
|
}
|
|
|
|
/* both registers must be reserved */
|
|
|
|
msrs->counters[i].addr = MSR_P6_PERFCTR0 + i;
|
|
|
|
msrs->controls[i].addr = MSR_P6_EVNTSEL0 + i;
|
2010-02-26 23:20:55 +07:00
|
|
|
continue;
|
|
|
|
fail:
|
|
|
|
if (!counter_config[i].enabled)
|
|
|
|
continue;
|
|
|
|
op_x86_warn_reserved(i);
|
|
|
|
ppro_shutdown(msrs);
|
|
|
|
return -EBUSY;
|
2006-09-26 15:52:26 +07:00
|
|
|
}
|
2010-02-26 23:20:55 +07:00
|
|
|
|
|
|
|
return 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2009-05-26 00:31:44 +07:00
|
|
|
static void ppro_setup_ctrs(struct op_x86_model_spec const *model,
|
|
|
|
struct op_msrs const * const msrs)
|
2005-04-17 05:20:36 +07:00
|
|
|
{
|
2009-05-25 20:10:32 +07:00
|
|
|
u64 val;
|
2005-04-17 05:20:36 +07:00
|
|
|
int i;
|
|
|
|
|
2008-08-18 19:50:31 +07:00
|
|
|
if (cpu_has_arch_perfmon) {
|
|
|
|
union cpuid10_eax eax;
|
|
|
|
eax.full = cpuid_eax(0xa);
|
2009-02-19 23:34:03 +07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For Core2 (family 6, model 15), don't reset the
|
|
|
|
* counter width:
|
|
|
|
*/
|
|
|
|
if (!(eax.split.version_id == 0 &&
|
2010-12-18 22:30:05 +07:00
|
|
|
__this_cpu_read(cpu_info.x86) == 6 &&
|
|
|
|
__this_cpu_read(cpu_info.x86_model) == 15)) {
|
2009-02-19 23:34:03 +07:00
|
|
|
|
|
|
|
if (counter_width < eax.split.bit_width)
|
|
|
|
counter_width = eax.split.bit_width;
|
|
|
|
}
|
2008-08-18 19:50:31 +07:00
|
|
|
}
|
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
/* clear all counters */
|
2009-07-08 00:25:39 +07:00
|
|
|
for (i = 0; i < num_counters; ++i) {
|
2010-02-26 23:20:55 +07:00
|
|
|
if (!msrs->controls[i].addr)
|
2006-09-26 15:52:26 +07:00
|
|
|
continue;
|
2009-05-25 20:10:32 +07:00
|
|
|
rdmsrl(msrs->controls[i].addr, val);
|
2010-03-01 20:21:23 +07:00
|
|
|
if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
|
2010-02-24 00:14:58 +07:00
|
|
|
op_x86_warn_in_use(i);
|
2009-05-25 20:10:32 +07:00
|
|
|
val &= model->reserved;
|
|
|
|
wrmsrl(msrs->controls[i].addr, val);
|
2010-03-24 01:33:21 +07:00
|
|
|
/*
|
|
|
|
* avoid a false detection of ctr overflows in NMI *
|
|
|
|
* handler
|
|
|
|
*/
|
2008-08-18 19:50:31 +07:00
|
|
|
wrmsrl(msrs->counters[i].addr, -1LL);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* enable active counters */
|
2008-08-18 19:50:31 +07:00
|
|
|
for (i = 0; i < num_counters; ++i) {
|
2009-06-04 07:36:44 +07:00
|
|
|
if (counter_config[i].enabled && msrs->counters[i].addr) {
|
2005-04-17 05:20:36 +07:00
|
|
|
reset_value[i] = counter_config[i].count;
|
2008-08-18 19:50:31 +07:00
|
|
|
wrmsrl(msrs->counters[i].addr, -reset_value[i]);
|
2009-05-25 20:10:32 +07:00
|
|
|
rdmsrl(msrs->controls[i].addr, val);
|
|
|
|
val &= model->reserved;
|
|
|
|
val |= op_x86_get_ctrl(model, &counter_config[i]);
|
|
|
|
wrmsrl(msrs->controls[i].addr, val);
|
2006-09-26 15:52:26 +07:00
|
|
|
} else {
|
|
|
|
reset_value[i] = 0;
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-02-20 05:43:25 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
static int ppro_check_ctrs(struct pt_regs * const regs,
|
|
|
|
struct op_msrs const * const msrs)
|
|
|
|
{
|
2008-11-07 20:02:49 +07:00
|
|
|
u64 val;
|
2005-04-17 05:20:36 +07:00
|
|
|
int i;
|
2008-02-20 05:43:25 +07:00
|
|
|
|
2009-07-08 00:25:39 +07:00
|
|
|
for (i = 0; i < num_counters; ++i) {
|
2006-09-26 15:52:26 +07:00
|
|
|
if (!reset_value[i])
|
|
|
|
continue;
|
2008-11-07 20:02:49 +07:00
|
|
|
rdmsrl(msrs->counters[i].addr, val);
|
2009-05-25 22:59:06 +07:00
|
|
|
if (val & (1ULL << (counter_width - 1)))
|
|
|
|
continue;
|
|
|
|
oprofile_add_sample(regs, i);
|
|
|
|
wrmsrl(msrs->counters[i].addr, -reset_value[i]);
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
perfcounters: fix "perf counters kills oprofile" bug, v2
Impact: fix kernel crash
Both oprofile and perfcounters register an NMI die handler, but only one
can handle the NMI. Conveniently, oprofile unregisters it's notifier
when not actively in use, so setting it's notifier priority higher than
perfcounter's allows oprofile to borrow the NMI for the duration of it's
run. Tested/works both as module and built-in.
While testing, I found that if kerneltop was generating NMIs at very
high frequency, the kernel may panic when oprofile registered it's
handler. This turned out to be because oprofile registers it's handler
before reset_value has been allocated, so if an NMI comes in while it's
still setting up, kabOom. Rather than try more invasive changes, I
followed the lead of other places in op_model_ppro.c, and simply
returned in that highly unlikely event. (debug warnings attached)
Signed-off-by: Mike Galbraith <efault@gmx.de>
Signed-off-by: Ingo Molnar <mingo@elte.hu>
2009-02-05 21:23:08 +07:00
|
|
|
out:
|
2005-04-17 05:20:36 +07:00
|
|
|
/* Only P6 based Pentium M need to re-unmask the apic vector but it
|
|
|
|
* doesn't hurt other P6 variant */
|
|
|
|
apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED);
|
|
|
|
|
|
|
|
/* We can't work out if we really handled an interrupt. We
|
|
|
|
* might have caught a *second* counter just after overflowing
|
|
|
|
* the interrupt for this counter then arrives
|
|
|
|
* and we don't find a counter that's overflowed, so we
|
|
|
|
* would return 0 and get dazed + confused. Instead we always
|
|
|
|
* assume we found an overflow. This sucks.
|
|
|
|
*/
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2008-02-20 05:43:25 +07:00
|
|
|
|
2005-04-17 05:20:36 +07:00
|
|
|
static void ppro_start(struct op_msrs const * const msrs)
|
|
|
|
{
|
2009-05-25 23:11:52 +07:00
|
|
|
u64 val;
|
2006-09-29 16:00:01 +07:00
|
|
|
int i;
|
2006-09-26 15:52:26 +07:00
|
|
|
|
2008-08-18 19:50:31 +07:00
|
|
|
for (i = 0; i < num_counters; ++i) {
|
2006-09-29 16:00:01 +07:00
|
|
|
if (reset_value[i]) {
|
2009-05-25 23:11:52 +07:00
|
|
|
rdmsrl(msrs->controls[i].addr, val);
|
2010-03-01 20:21:23 +07:00
|
|
|
val |= ARCH_PERFMON_EVENTSEL_ENABLE;
|
2009-05-25 23:11:52 +07:00
|
|
|
wrmsrl(msrs->controls[i].addr, val);
|
2006-09-29 16:00:01 +07:00
|
|
|
}
|
2006-09-26 15:52:26 +07:00
|
|
|
}
|
2005-04-17 05:20:36 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static void ppro_stop(struct op_msrs const * const msrs)
|
|
|
|
{
|
2009-05-25 23:11:52 +07:00
|
|
|
u64 val;
|
2006-09-29 16:00:01 +07:00
|
|
|
int i;
|
2006-09-26 15:52:26 +07:00
|
|
|
|
2008-08-18 19:50:31 +07:00
|
|
|
for (i = 0; i < num_counters; ++i) {
|
2006-09-29 16:00:01 +07:00
|
|
|
if (!reset_value[i])
|
|
|
|
continue;
|
2009-05-25 23:11:52 +07:00
|
|
|
rdmsrl(msrs->controls[i].addr, val);
|
2010-03-01 20:21:23 +07:00
|
|
|
val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
|
2009-05-25 23:11:52 +07:00
|
|
|
wrmsrl(msrs->controls[i].addr, val);
|
2006-09-26 15:52:26 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-07-09 20:12:35 +07:00
|
|
|
struct op_x86_model_spec op_ppro_spec = {
|
2009-05-14 22:10:52 +07:00
|
|
|
.num_counters = 2,
|
|
|
|
.num_controls = 2,
|
2009-05-25 20:10:32 +07:00
|
|
|
.reserved = MSR_PPRO_EVENTSEL_RESERVED,
|
2008-10-16 03:19:41 +07:00
|
|
|
.fill_in_addresses = &ppro_fill_in_addresses,
|
|
|
|
.setup_ctrs = &ppro_setup_ctrs,
|
|
|
|
.check_ctrs = &ppro_check_ctrs,
|
|
|
|
.start = &ppro_start,
|
|
|
|
.stop = &ppro_stop,
|
|
|
|
.shutdown = &ppro_shutdown
|
2008-08-18 19:50:31 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Architectural performance monitoring.
|
|
|
|
*
|
|
|
|
* Newer Intel CPUs (Core1+) have support for architectural
|
|
|
|
* events described in CPUID 0xA. See the IA32 SDM Vol3b.18 for details.
|
|
|
|
* The advantage of this is that it can be done without knowing about
|
|
|
|
* the specific CPU.
|
|
|
|
*/
|
|
|
|
|
2008-10-13 02:12:34 +07:00
|
|
|
static void arch_perfmon_setup_counters(void)
|
2008-08-18 19:50:31 +07:00
|
|
|
{
|
|
|
|
union cpuid10_eax eax;
|
|
|
|
|
|
|
|
eax.full = cpuid_eax(0xa);
|
|
|
|
|
|
|
|
/* Workaround for BIOS bugs in 6/15. Taken from perfmon2 */
|
2010-12-18 22:30:05 +07:00
|
|
|
if (eax.split.version_id == 0 && __this_cpu_read(cpu_info.x86) == 6 &&
|
|
|
|
__this_cpu_read(cpu_info.x86_model) == 15) {
|
2008-08-18 19:50:31 +07:00
|
|
|
eax.split.version_id = 2;
|
2010-03-29 23:36:50 +07:00
|
|
|
eax.split.num_counters = 2;
|
2008-08-18 19:50:31 +07:00
|
|
|
eax.split.bit_width = 40;
|
|
|
|
}
|
|
|
|
|
2010-03-29 23:36:50 +07:00
|
|
|
num_counters = eax.split.num_counters;
|
2008-08-18 19:50:31 +07:00
|
|
|
|
|
|
|
op_arch_perfmon_spec.num_counters = num_counters;
|
|
|
|
op_arch_perfmon_spec.num_controls = num_counters;
|
|
|
|
}
|
|
|
|
|
2008-10-13 02:12:34 +07:00
|
|
|
static int arch_perfmon_init(struct oprofile_operations *ignore)
|
|
|
|
{
|
|
|
|
arch_perfmon_setup_counters();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-08-18 19:50:31 +07:00
|
|
|
struct op_x86_model_spec op_arch_perfmon_spec = {
|
2009-05-25 20:10:32 +07:00
|
|
|
.reserved = MSR_PPRO_EVENTSEL_RESERVED,
|
2008-10-13 02:12:34 +07:00
|
|
|
.init = &arch_perfmon_init,
|
2008-08-18 19:50:31 +07:00
|
|
|
/* num_counters/num_controls filled in at runtime */
|
2008-09-05 22:12:36 +07:00
|
|
|
.fill_in_addresses = &ppro_fill_in_addresses,
|
2008-08-18 19:50:31 +07:00
|
|
|
/* user space does the cpuid check for available events */
|
2008-09-05 22:12:36 +07:00
|
|
|
.setup_ctrs = &ppro_setup_ctrs,
|
|
|
|
.check_ctrs = &ppro_check_ctrs,
|
|
|
|
.start = &ppro_start,
|
|
|
|
.stop = &ppro_stop,
|
|
|
|
.shutdown = &ppro_shutdown
|
2005-04-17 05:20:36 +07:00
|
|
|
};
|