2011-11-11 04:45:17 +07:00
|
|
|
/*
|
|
|
|
* Header for code common to all OMAP2+ machines.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
|
|
|
|
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
|
|
|
|
* NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
|
|
|
|
* USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
|
|
|
|
* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along
|
|
|
|
* with this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
|
|
|
|
#define __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
|
2010-06-16 23:49:48 +07:00
|
|
|
#ifndef __ASSEMBLER__
|
2011-11-11 04:45:17 +07:00
|
|
|
|
2012-08-28 07:43:01 +07:00
|
|
|
#include <linux/irq.h>
|
2011-11-11 04:45:17 +07:00
|
|
|
#include <linux/delay.h>
|
2012-10-08 23:11:22 +07:00
|
|
|
#include <linux/i2c.h>
|
2012-04-25 18:57:46 +07:00
|
|
|
#include <linux/i2c/twl.h>
|
2012-10-08 23:11:22 +07:00
|
|
|
#include <linux/i2c-omap.h>
|
2012-09-01 00:59:07 +07:00
|
|
|
|
2010-06-16 23:49:48 +07:00
|
|
|
#include <asm/proc-fns.h>
|
2011-11-11 04:45:17 +07:00
|
|
|
|
2012-10-08 23:11:22 +07:00
|
|
|
#include "i2c.h"
|
2012-10-16 02:50:46 +07:00
|
|
|
#include "serial.h"
|
2012-10-08 23:11:22 +07:00
|
|
|
|
2012-10-25 04:26:18 +07:00
|
|
|
#include "usb.h"
|
2012-09-01 00:59:07 +07:00
|
|
|
|
2012-08-28 07:43:01 +07:00
|
|
|
#define OMAP_INTC_START NR_IRQS
|
2012-08-28 07:43:01 +07:00
|
|
|
|
2012-04-26 15:06:50 +07:00
|
|
|
#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP2)
|
|
|
|
int omap2_pm_init(void);
|
|
|
|
#else
|
|
|
|
static inline int omap2_pm_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
|
|
|
|
int omap3_pm_init(void);
|
|
|
|
#else
|
|
|
|
static inline int omap3_pm_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP4)
|
|
|
|
int omap4_pm_init(void);
|
|
|
|
#else
|
|
|
|
static inline int omap4_pm_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_OMAP_MUX
|
|
|
|
int omap_mux_late_init(void);
|
|
|
|
#else
|
|
|
|
static inline int omap_mux_late_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-11-11 04:45:17 +07:00
|
|
|
extern void omap2_init_common_infrastructure(void);
|
|
|
|
|
|
|
|
extern struct sys_timer omap2_timer;
|
|
|
|
extern struct sys_timer omap3_timer;
|
|
|
|
extern struct sys_timer omap3_secure_timer;
|
2012-11-18 22:06:41 +07:00
|
|
|
extern struct sys_timer omap3_gp_timer;
|
2012-05-11 02:08:49 +07:00
|
|
|
extern struct sys_timer omap3_am33xx_timer;
|
2011-11-11 04:45:17 +07:00
|
|
|
extern struct sys_timer omap4_timer;
|
2012-05-02 14:37:12 +07:00
|
|
|
extern struct sys_timer omap5_timer;
|
2011-11-11 04:45:17 +07:00
|
|
|
|
|
|
|
void omap2420_init_early(void);
|
|
|
|
void omap2430_init_early(void);
|
|
|
|
void omap3430_init_early(void);
|
|
|
|
void omap35xx_init_early(void);
|
|
|
|
void omap3630_init_early(void);
|
|
|
|
void omap3_init_early(void); /* Do not use this one */
|
2012-06-18 13:47:26 +07:00
|
|
|
void am33xx_init_early(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
void am35xx_init_early(void);
|
2011-12-14 01:46:44 +07:00
|
|
|
void ti81xx_init_early(void);
|
2012-05-11 02:08:49 +07:00
|
|
|
void am33xx_init_early(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
void omap4430_init_early(void);
|
2012-06-05 17:51:32 +07:00
|
|
|
void omap5_init_early(void);
|
2012-04-26 15:06:50 +07:00
|
|
|
void omap3_init_late(void); /* Do not use this one */
|
|
|
|
void omap4430_init_late(void);
|
|
|
|
void omap2420_init_late(void);
|
|
|
|
void omap2430_init_late(void);
|
|
|
|
void omap3430_init_late(void);
|
|
|
|
void omap35xx_init_late(void);
|
|
|
|
void omap3630_init_late(void);
|
|
|
|
void am35xx_init_late(void);
|
|
|
|
void ti81xx_init_late(void);
|
|
|
|
void omap4430_init_late(void);
|
|
|
|
int omap2_common_pm_late_init(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
|
2012-10-30 09:56:07 +07:00
|
|
|
#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
|
|
|
|
void omap2xxx_restart(char mode, const char *cmd);
|
2012-07-05 22:05:15 +07:00
|
|
|
#else
|
2012-10-30 09:56:07 +07:00
|
|
|
static inline void omap2xxx_restart(char mode, const char *cmd)
|
|
|
|
{
|
|
|
|
}
|
2012-07-05 22:05:15 +07:00
|
|
|
#endif
|
2012-10-30 09:56:07 +07:00
|
|
|
|
2013-01-24 04:02:40 +07:00
|
|
|
#ifdef CONFIG_SOC_AM33XX
|
|
|
|
void am33xx_restart(char mode, const char *cmd);
|
|
|
|
#else
|
|
|
|
static inline void am33xx_restart(char mode, const char *cmd)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-10-30 09:56:07 +07:00
|
|
|
#ifdef CONFIG_ARCH_OMAP3
|
|
|
|
void omap3xxx_restart(char mode, const char *cmd);
|
|
|
|
#else
|
|
|
|
static inline void omap3xxx_restart(char mode, const char *cmd)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5)
|
|
|
|
void omap44xx_restart(char mode, const char *cmd);
|
|
|
|
#else
|
|
|
|
static inline void omap44xx_restart(char mode, const char *cmd)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-10-30 09:50:21 +07:00
|
|
|
/* This gets called from mach-omap2/io.c, do not call this */
|
|
|
|
void __init omap2_set_globals_tap(u32 class, void __iomem *tap);
|
|
|
|
|
|
|
|
void __init omap242x_map_io(void);
|
|
|
|
void __init omap243x_map_io(void);
|
|
|
|
void __init omap3_map_io(void);
|
|
|
|
void __init am33xx_map_io(void);
|
|
|
|
void __init omap4_map_io(void);
|
|
|
|
void __init omap5_map_io(void);
|
|
|
|
void __init ti81xx_map_io(void);
|
|
|
|
|
|
|
|
/* omap_barriers_init() is OMAP4 only */
|
2012-02-02 21:03:55 +07:00
|
|
|
void omap_barriers_init(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_test_timeout - busy-loop, testing a condition
|
|
|
|
* @cond: condition to test until it evaluates to true
|
|
|
|
* @timeout: maximum number of microseconds in the timeout
|
|
|
|
* @index: loop index (integer)
|
|
|
|
*
|
|
|
|
* Loop waiting for @cond to become true or until at least @timeout
|
|
|
|
* microseconds have passed. To use, define some integer @index in the
|
|
|
|
* calling code. After running, if @index == @timeout, then the loop has
|
|
|
|
* timed out.
|
|
|
|
*/
|
|
|
|
#define omap_test_timeout(cond, timeout, index) \
|
|
|
|
({ \
|
|
|
|
for (index = 0; index < timeout; index++) { \
|
|
|
|
if (cond) \
|
|
|
|
break; \
|
|
|
|
udelay(1); \
|
|
|
|
} \
|
|
|
|
})
|
|
|
|
|
|
|
|
extern struct device *omap2_get_mpuss_device(void);
|
|
|
|
extern struct device *omap2_get_iva_device(void);
|
|
|
|
extern struct device *omap2_get_l3_device(void);
|
|
|
|
extern struct device *omap4_get_dsp_device(void);
|
|
|
|
|
|
|
|
void omap2_init_irq(void);
|
|
|
|
void omap3_init_irq(void);
|
2011-12-14 01:46:44 +07:00
|
|
|
void ti81xx_init_irq(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
extern int omap_irq_pending(void);
|
|
|
|
void omap_intc_save_context(void);
|
|
|
|
void omap_intc_restore_context(void);
|
|
|
|
void omap3_intc_suspend(void);
|
|
|
|
void omap3_intc_prepare_idle(void);
|
|
|
|
void omap3_intc_resume_idle(void);
|
2011-12-05 15:44:58 +07:00
|
|
|
void omap2_intc_handle_irq(struct pt_regs *regs);
|
|
|
|
void omap3_intc_handle_irq(struct pt_regs *regs);
|
2012-06-05 18:01:06 +07:00
|
|
|
void omap_intc_of_init(void);
|
|
|
|
void omap_gic_of_init(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
|
|
|
|
#ifdef CONFIG_CACHE_L2X0
|
2011-03-03 19:33:25 +07:00
|
|
|
extern void __iomem *omap4_get_l2cache_base(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
#endif
|
|
|
|
|
2011-12-01 01:21:07 +07:00
|
|
|
struct device_node;
|
|
|
|
#ifdef CONFIG_OF
|
2012-06-05 18:01:06 +07:00
|
|
|
int __init intc_of_init(struct device_node *node,
|
2011-12-01 01:21:07 +07:00
|
|
|
struct device_node *parent);
|
|
|
|
#else
|
2012-06-05 18:01:06 +07:00
|
|
|
int __init intc_of_init(struct device_node *node,
|
2011-12-01 01:21:07 +07:00
|
|
|
struct device_node *parent)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-03-03 19:33:25 +07:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
extern void __iomem *omap4_get_scu_base(void);
|
|
|
|
#else
|
|
|
|
static inline void __iomem *omap4_get_scu_base(void)
|
|
|
|
{
|
|
|
|
return NULL;
|
|
|
|
}
|
2011-11-11 04:45:17 +07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
extern void __init gic_init_irq(void);
|
ARM: OMAP4460: Workaround for ROM bug because of CA9 r2pX GIC control register change.
On OMAP4+ devices, GIC register context is lost when MPUSS hits
the OSWR(Open Switch Retention). On the CPU wakeup path, ROM code
gets executed and one of the steps in it is to restore the
saved context of the GIC. The ROM Code GIC distributor restoration
is split in two parts: CPU specific register done by each CPU and
common register done by only one CPU.
Below is the abstract flow.
...............................................................
- MPUSS in OSWR state.
- CPU0 wakes up on the event(interrupt) and start executing ROM code.
[..]
- CPU0 executes "GIC Restoration:"
[...]
- CPU0 swicthes to non-secure mode and jumps to OS resume code.
[...]
- CPU0 is online in OS
- CPU0 enables the GIC distributor. GICD.Enable Non-secure = 1
- CPU0 wakes up CPU1 with clock-domain force wakeup method.
- CPU0 continues it's execution.
[..]
- CPU1 wakes up and start executing ROM code.
[..]
- CPU1 executes "GIC Restoration:"
[..]
- CPU1 swicthes to non-secure mode and jumps to OS resume code.
[...]
- CPU1 is online in OS and start executing.
[...] -
GIC Restoration: /* Common routine for HS and GP devices */
{
if (GICD != 1) { /* This will be true in OSWR state */
if (GIC_SAR_BACKUP_STATE == SAVED)
- CPU restores GIC distributor
else
- reconfigure GIC distributor to boot values.
GICD.Enable secure = 1
}
if (GIC_SAR_BACKUP_STATE == SAVED)
- CPU restore its GIC CPU interface registers if saved.
else
- reconfigure its GIC CPU interface registers to boot
values.
}
...............................................................
So as mentioned in the flow, GICD != 1 condition decides how
the GIC registers are handled in ROM code wakeup path from
OSWR. As evident from the flow, ROM code relies on the entire
GICD register value and not specific register bits.
The assumption was valid till CortexA9 r1pX version since there
was only one banked bit to control secure and non-secure GICD.
Secure view which ROM code sees:
bit 0 == Enable Non-secure
Non-secure view which HLOS sees:
bit 0 == Enable secure
But GICD register has changed between CortexA9 r1pX and r2pX.
On r2pX GICD register is composed of 2 bits.
Secure view which ROM code sees:
bit 1 == Enable Non-secure
bit 0 == Enable secure
Non-secure view which HLOS sees:
bit 0 == Enable Non-secure
Hence on OMAP4460(r2pX) devices, if you go through the
above flow again during CPU1 wakeup, GICD == 3 and hence
ROM code fails to understand the real wakeup power state
and reconfigures GIC distributor to boot values. This is
nasty since you loose the entire interrupt controller
context in a live system.
The ROM code fix done on next OMAP4 device (OMAP4470 - r2px) is to
check "GICD.Enable secure != 1" for GIC restoration in OSWR wakeup path.
Since ROM code can't be fixed on OMAP4460 devices, a work around
needs to be implemented. As evident from the flow, as long as
CPU1 sees GICD == 1 in it's wakeup path from OSWR, the issue
won't happen. Below is the flow with the work-around.
...............................................................
- MPUSS in OSWR state.
- CPU0 wakes up on the event(interrupt) and start executing ROM code.
[..]
- CPU0 executes "GIC Restoration:"
[..]
- CPU0 swicthes to non-secure mode and jumps to OS resume code.
[..]
- CPU0 is online in OS.
- CPU0 does GICD.Enable Non-secure = 0
- CPU0 wakes up CPU1 with clock domain force wakeup method.
- CPU0 waits for GICD.Enable Non-secure = 1
- CPU0 coninues it's execution.
[..]
- CPU1 wakes up and start executing ROM code.
[..]
- CPU1 executes "GIC Restoration:"
[..]
- CPU1 swicthes to non-secure mode and jumps to OS resume code.
[..]
- CPU1 is online in OS
- CPU1 does GICD.Enable Non-secure = 1
- CPU1 start executing
[...]
...............................................................
With this procedure, the GIC configuration done between the
CPU0 wakeup and CPU1 wakeup will not be lost but during this
short windows, the CPU0 will not receive interrupts.
The BUG is applicable to only OMAP4460(r2pX) devices.
OMAP4470 (also r2pX) is not affected by this bug because
ROM code has been fixed.
Signed-off-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Tero Kristo <t-kristo@ti.com>
Signed-off-by: Kevin Hilman <khilman@ti.com>
2012-10-18 16:20:05 +07:00
|
|
|
extern void gic_dist_disable(void);
|
2012-10-18 16:20:08 +07:00
|
|
|
extern bool gic_dist_disabled(void);
|
|
|
|
extern void gic_timer_retrigger(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
extern void omap_smc1(u32 fn, u32 arg);
|
2011-01-01 21:26:04 +07:00
|
|
|
extern void __iomem *omap4_get_sar_ram_base(void);
|
2010-06-16 23:49:48 +07:00
|
|
|
extern void omap_do_wfi(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
/* Needed for secondary core boot */
|
|
|
|
extern void omap_secondary_startup(void);
|
ARM: OMAP4460: Workaround for ROM bug because of CA9 r2pX GIC control register change.
On OMAP4+ devices, GIC register context is lost when MPUSS hits
the OSWR(Open Switch Retention). On the CPU wakeup path, ROM code
gets executed and one of the steps in it is to restore the
saved context of the GIC. The ROM Code GIC distributor restoration
is split in two parts: CPU specific register done by each CPU and
common register done by only one CPU.
Below is the abstract flow.
...............................................................
- MPUSS in OSWR state.
- CPU0 wakes up on the event(interrupt) and start executing ROM code.
[..]
- CPU0 executes "GIC Restoration:"
[...]
- CPU0 swicthes to non-secure mode and jumps to OS resume code.
[...]
- CPU0 is online in OS
- CPU0 enables the GIC distributor. GICD.Enable Non-secure = 1
- CPU0 wakes up CPU1 with clock-domain force wakeup method.
- CPU0 continues it's execution.
[..]
- CPU1 wakes up and start executing ROM code.
[..]
- CPU1 executes "GIC Restoration:"
[..]
- CPU1 swicthes to non-secure mode and jumps to OS resume code.
[...]
- CPU1 is online in OS and start executing.
[...] -
GIC Restoration: /* Common routine for HS and GP devices */
{
if (GICD != 1) { /* This will be true in OSWR state */
if (GIC_SAR_BACKUP_STATE == SAVED)
- CPU restores GIC distributor
else
- reconfigure GIC distributor to boot values.
GICD.Enable secure = 1
}
if (GIC_SAR_BACKUP_STATE == SAVED)
- CPU restore its GIC CPU interface registers if saved.
else
- reconfigure its GIC CPU interface registers to boot
values.
}
...............................................................
So as mentioned in the flow, GICD != 1 condition decides how
the GIC registers are handled in ROM code wakeup path from
OSWR. As evident from the flow, ROM code relies on the entire
GICD register value and not specific register bits.
The assumption was valid till CortexA9 r1pX version since there
was only one banked bit to control secure and non-secure GICD.
Secure view which ROM code sees:
bit 0 == Enable Non-secure
Non-secure view which HLOS sees:
bit 0 == Enable secure
But GICD register has changed between CortexA9 r1pX and r2pX.
On r2pX GICD register is composed of 2 bits.
Secure view which ROM code sees:
bit 1 == Enable Non-secure
bit 0 == Enable secure
Non-secure view which HLOS sees:
bit 0 == Enable Non-secure
Hence on OMAP4460(r2pX) devices, if you go through the
above flow again during CPU1 wakeup, GICD == 3 and hence
ROM code fails to understand the real wakeup power state
and reconfigures GIC distributor to boot values. This is
nasty since you loose the entire interrupt controller
context in a live system.
The ROM code fix done on next OMAP4 device (OMAP4470 - r2px) is to
check "GICD.Enable secure != 1" for GIC restoration in OSWR wakeup path.
Since ROM code can't be fixed on OMAP4460 devices, a work around
needs to be implemented. As evident from the flow, as long as
CPU1 sees GICD == 1 in it's wakeup path from OSWR, the issue
won't happen. Below is the flow with the work-around.
...............................................................
- MPUSS in OSWR state.
- CPU0 wakes up on the event(interrupt) and start executing ROM code.
[..]
- CPU0 executes "GIC Restoration:"
[..]
- CPU0 swicthes to non-secure mode and jumps to OS resume code.
[..]
- CPU0 is online in OS.
- CPU0 does GICD.Enable Non-secure = 0
- CPU0 wakes up CPU1 with clock domain force wakeup method.
- CPU0 waits for GICD.Enable Non-secure = 1
- CPU0 coninues it's execution.
[..]
- CPU1 wakes up and start executing ROM code.
[..]
- CPU1 executes "GIC Restoration:"
[..]
- CPU1 swicthes to non-secure mode and jumps to OS resume code.
[..]
- CPU1 is online in OS
- CPU1 does GICD.Enable Non-secure = 1
- CPU1 start executing
[...]
...............................................................
With this procedure, the GIC configuration done between the
CPU0 wakeup and CPU1 wakeup will not be lost but during this
short windows, the CPU0 will not receive interrupts.
The BUG is applicable to only OMAP4460(r2pX) devices.
OMAP4470 (also r2pX) is not affected by this bug because
ROM code has been fixed.
Signed-off-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Signed-off-by: Tero Kristo <t-kristo@ti.com>
Signed-off-by: Kevin Hilman <khilman@ti.com>
2012-10-18 16:20:05 +07:00
|
|
|
extern void omap_secondary_startup_4460(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
extern u32 omap_modify_auxcoreboot0(u32 set_mask, u32 clear_mask);
|
|
|
|
extern void omap_auxcoreboot_addr(u32 cpu_addr);
|
|
|
|
extern u32 omap_read_auxcoreboot0(void);
|
2011-09-08 19:15:22 +07:00
|
|
|
|
|
|
|
extern void omap4_cpu_die(unsigned int cpu);
|
|
|
|
|
|
|
|
extern struct smp_operations omap4_smp_ops;
|
|
|
|
|
2012-03-19 20:59:41 +07:00
|
|
|
extern void omap5_secondary_startup(void);
|
2011-11-11 04:45:17 +07:00
|
|
|
#endif
|
|
|
|
|
2010-06-16 23:49:48 +07:00
|
|
|
#if defined(CONFIG_SMP) && defined(CONFIG_PM)
|
|
|
|
extern int omap4_mpuss_init(void);
|
|
|
|
extern int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state);
|
|
|
|
extern int omap4_finish_suspend(unsigned long cpu_state);
|
|
|
|
extern void omap4_cpu_resume(void);
|
2010-06-16 23:49:48 +07:00
|
|
|
extern int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state);
|
2011-06-06 16:03:29 +07:00
|
|
|
extern u32 omap4_mpuss_read_prev_context_state(void);
|
2010-06-16 23:49:48 +07:00
|
|
|
#else
|
|
|
|
static inline int omap4_enter_lowpower(unsigned int cpu,
|
|
|
|
unsigned int power_state)
|
|
|
|
{
|
|
|
|
cpu_do_idle();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-06-16 23:49:48 +07:00
|
|
|
static inline int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
|
|
|
|
{
|
|
|
|
cpu_do_idle();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-06-16 23:49:48 +07:00
|
|
|
static inline int omap4_mpuss_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int omap4_finish_suspend(unsigned long cpu_state)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void omap4_cpu_resume(void)
|
|
|
|
{}
|
2011-06-06 16:03:29 +07:00
|
|
|
|
|
|
|
static inline u32 omap4_mpuss_read_prev_context_state(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2010-06-16 23:49:48 +07:00
|
|
|
#endif
|
2012-02-25 01:34:33 +07:00
|
|
|
|
|
|
|
struct omap_sdrc_params;
|
|
|
|
extern void omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
|
|
|
|
struct omap_sdrc_params *sdrc_cs1);
|
2012-04-25 18:57:46 +07:00
|
|
|
struct omap2_hsmmc_info;
|
|
|
|
extern int omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers);
|
2012-10-02 01:47:05 +07:00
|
|
|
extern void omap_reserve(void);
|
2012-02-25 01:34:33 +07:00
|
|
|
|
2012-10-30 06:45:47 +07:00
|
|
|
struct omap_hwmod;
|
|
|
|
extern int omap_dss_reset(struct omap_hwmod *);
|
2012-02-25 01:34:33 +07:00
|
|
|
|
2010-06-16 23:49:48 +07:00
|
|
|
#endif /* __ASSEMBLER__ */
|
2011-11-11 04:45:17 +07:00
|
|
|
#endif /* __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H */
|