2015-07-29 01:20:03 +07:00
|
|
|
/*
|
|
|
|
* Copyright 2015 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
*/
|
2015-04-24 16:38:20 +07:00
|
|
|
#include <linux/list.h>
|
|
|
|
#include <linux/slab.h>
|
2015-05-22 22:33:31 +07:00
|
|
|
#include <linux/pci.h>
|
2015-09-15 13:44:44 +07:00
|
|
|
#include <linux/acpi.h>
|
2015-04-24 16:38:20 +07:00
|
|
|
#include <drm/drmP.h>
|
2015-05-13 17:58:05 +07:00
|
|
|
#include <linux/firmware.h>
|
2015-04-24 16:38:20 +07:00
|
|
|
#include <drm/amdgpu_drm.h>
|
2015-07-29 01:20:03 +07:00
|
|
|
#include "amdgpu.h"
|
|
|
|
#include "cgs_linux.h"
|
2015-05-22 23:14:04 +07:00
|
|
|
#include "atom.h"
|
2015-05-13 17:58:05 +07:00
|
|
|
#include "amdgpu_ucode.h"
|
|
|
|
|
2015-07-29 01:20:03 +07:00
|
|
|
struct amdgpu_cgs_device {
|
|
|
|
struct cgs_device base;
|
|
|
|
struct amdgpu_device *adev;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define CGS_FUNC_ADEV \
|
|
|
|
struct amdgpu_device *adev = \
|
|
|
|
((struct amdgpu_cgs_device *)cgs_device)->adev
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
|
2015-07-29 01:20:03 +07:00
|
|
|
enum cgs_gpu_mem_type type,
|
|
|
|
uint64_t size, uint64_t align,
|
|
|
|
uint64_t min_offset, uint64_t max_offset,
|
|
|
|
cgs_handle_t *handle)
|
|
|
|
{
|
2015-04-24 16:38:20 +07:00
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
uint16_t flags = 0;
|
|
|
|
int ret = 0;
|
|
|
|
uint32_t domain = 0;
|
|
|
|
struct amdgpu_bo *obj;
|
|
|
|
struct ttm_placement placement;
|
|
|
|
struct ttm_place place;
|
|
|
|
|
|
|
|
if (min_offset > max_offset) {
|
|
|
|
BUG_ON(1);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* fail if the alignment is not a power of 2 */
|
|
|
|
if (((align != 1) && (align & (align - 1)))
|
|
|
|
|| size == 0 || align == 0)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
|
|
|
|
switch(type) {
|
|
|
|
case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
|
|
|
|
case CGS_GPU_MEM_TYPE__VISIBLE_FB:
|
2016-08-15 22:00:22 +07:00
|
|
|
flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
|
|
|
|
AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
|
2015-04-24 16:38:20 +07:00
|
|
|
domain = AMDGPU_GEM_DOMAIN_VRAM;
|
|
|
|
if (max_offset > adev->mc.real_vram_size)
|
|
|
|
return -EINVAL;
|
|
|
|
place.fpfn = min_offset >> PAGE_SHIFT;
|
|
|
|
place.lpfn = max_offset >> PAGE_SHIFT;
|
|
|
|
place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
|
|
|
|
TTM_PL_FLAG_VRAM;
|
|
|
|
break;
|
|
|
|
case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
|
|
|
|
case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
|
2016-08-15 22:00:22 +07:00
|
|
|
flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
|
|
|
|
AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
|
2015-04-24 16:38:20 +07:00
|
|
|
domain = AMDGPU_GEM_DOMAIN_VRAM;
|
|
|
|
if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
|
|
|
|
place.fpfn =
|
|
|
|
max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
|
|
|
|
place.lpfn =
|
|
|
|
min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
|
|
|
|
place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
|
|
|
|
TTM_PL_FLAG_VRAM;
|
|
|
|
}
|
|
|
|
|
|
|
|
break;
|
|
|
|
case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
|
|
|
|
domain = AMDGPU_GEM_DOMAIN_GTT;
|
|
|
|
place.fpfn = min_offset >> PAGE_SHIFT;
|
|
|
|
place.lpfn = max_offset >> PAGE_SHIFT;
|
|
|
|
place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
|
|
|
|
break;
|
|
|
|
case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
|
|
|
|
flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
|
|
|
|
domain = AMDGPU_GEM_DOMAIN_GTT;
|
|
|
|
place.fpfn = min_offset >> PAGE_SHIFT;
|
|
|
|
place.lpfn = max_offset >> PAGE_SHIFT;
|
|
|
|
place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
|
|
|
|
TTM_PL_FLAG_UNCACHED;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
*handle = 0;
|
|
|
|
|
|
|
|
placement.placement = &place;
|
|
|
|
placement.num_placement = 1;
|
|
|
|
placement.busy_placement = &place;
|
|
|
|
placement.num_busy_placement = 1;
|
|
|
|
|
|
|
|
ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
|
|
|
|
true, domain, flags,
|
2015-09-03 22:34:59 +07:00
|
|
|
NULL, &placement, NULL,
|
2017-07-21 05:49:09 +07:00
|
|
|
0, &obj);
|
2015-04-24 16:38:20 +07:00
|
|
|
if (ret) {
|
|
|
|
DRM_ERROR("(%d) bo create failed\n", ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
*handle = (cgs_handle_t)obj;
|
|
|
|
|
|
|
|
return ret;
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
|
2015-07-29 01:20:03 +07:00
|
|
|
{
|
2015-04-24 16:38:20 +07:00
|
|
|
struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
|
|
|
|
|
|
|
|
if (obj) {
|
2017-04-27 00:31:01 +07:00
|
|
|
int r = amdgpu_bo_reserve(obj, true);
|
2015-04-24 16:38:20 +07:00
|
|
|
if (likely(r == 0)) {
|
|
|
|
amdgpu_bo_kunmap(obj);
|
|
|
|
amdgpu_bo_unpin(obj);
|
|
|
|
amdgpu_bo_unreserve(obj);
|
|
|
|
}
|
|
|
|
amdgpu_bo_unref(&obj);
|
|
|
|
|
|
|
|
}
|
2015-07-29 01:20:03 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
|
2015-07-29 01:20:03 +07:00
|
|
|
uint64_t *mcaddr)
|
|
|
|
{
|
2015-04-24 16:38:20 +07:00
|
|
|
int r;
|
|
|
|
u64 min_offset, max_offset;
|
|
|
|
struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
|
|
|
|
|
|
|
|
WARN_ON_ONCE(obj->placement.num_placement > 1);
|
|
|
|
|
|
|
|
min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
|
|
|
|
max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
|
|
|
|
|
2017-04-27 00:31:01 +07:00
|
|
|
r = amdgpu_bo_reserve(obj, true);
|
2015-04-24 16:38:20 +07:00
|
|
|
if (unlikely(r != 0))
|
|
|
|
return r;
|
2017-08-08 18:58:01 +07:00
|
|
|
r = amdgpu_bo_pin_restricted(obj, obj->preferred_domains,
|
2015-04-24 16:38:20 +07:00
|
|
|
min_offset, max_offset, mcaddr);
|
|
|
|
amdgpu_bo_unreserve(obj);
|
|
|
|
return r;
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
|
2015-07-29 01:20:03 +07:00
|
|
|
{
|
2015-04-24 16:38:20 +07:00
|
|
|
int r;
|
|
|
|
struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
|
2017-04-27 00:31:01 +07:00
|
|
|
r = amdgpu_bo_reserve(obj, true);
|
2015-04-24 16:38:20 +07:00
|
|
|
if (unlikely(r != 0))
|
|
|
|
return r;
|
|
|
|
r = amdgpu_bo_unpin(obj);
|
|
|
|
amdgpu_bo_unreserve(obj);
|
|
|
|
return r;
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
|
2015-07-29 01:20:03 +07:00
|
|
|
void **map)
|
|
|
|
{
|
2015-04-24 16:38:20 +07:00
|
|
|
int r;
|
|
|
|
struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
|
2017-04-27 00:31:01 +07:00
|
|
|
r = amdgpu_bo_reserve(obj, true);
|
2015-04-24 16:38:20 +07:00
|
|
|
if (unlikely(r != 0))
|
|
|
|
return r;
|
|
|
|
r = amdgpu_bo_kmap(obj, map);
|
|
|
|
amdgpu_bo_unreserve(obj);
|
|
|
|
return r;
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
|
2015-07-29 01:20:03 +07:00
|
|
|
{
|
2015-04-24 16:38:20 +07:00
|
|
|
int r;
|
|
|
|
struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
|
2017-04-27 00:31:01 +07:00
|
|
|
r = amdgpu_bo_reserve(obj, true);
|
2015-04-24 16:38:20 +07:00
|
|
|
if (unlikely(r != 0))
|
|
|
|
return r;
|
|
|
|
amdgpu_bo_kunmap(obj);
|
|
|
|
amdgpu_bo_unreserve(obj);
|
|
|
|
return r;
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
|
2015-07-29 01:20:03 +07:00
|
|
|
{
|
2015-05-22 22:29:30 +07:00
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
return RREG32(offset);
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
|
2015-07-29 01:20:03 +07:00
|
|
|
uint32_t value)
|
|
|
|
{
|
2015-05-22 22:29:30 +07:00
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
WREG32(offset, value);
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
|
2015-07-29 01:20:03 +07:00
|
|
|
enum cgs_ind_reg space,
|
|
|
|
unsigned index)
|
|
|
|
{
|
2015-05-22 22:29:30 +07:00
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
switch (space) {
|
|
|
|
case CGS_IND_REG__MMIO:
|
|
|
|
return RREG32_IDX(index);
|
|
|
|
case CGS_IND_REG__PCIE:
|
|
|
|
return RREG32_PCIE(index);
|
|
|
|
case CGS_IND_REG__SMC:
|
|
|
|
return RREG32_SMC(index);
|
|
|
|
case CGS_IND_REG__UVD_CTX:
|
|
|
|
return RREG32_UVD_CTX(index);
|
|
|
|
case CGS_IND_REG__DIDT:
|
|
|
|
return RREG32_DIDT(index);
|
2016-06-08 11:47:41 +07:00
|
|
|
case CGS_IND_REG_GC_CAC:
|
|
|
|
return RREG32_GC_CAC(index);
|
2017-07-04 08:24:34 +07:00
|
|
|
case CGS_IND_REG_SE_CAC:
|
|
|
|
return RREG32_SE_CAC(index);
|
2015-05-22 22:29:30 +07:00
|
|
|
case CGS_IND_REG__AUDIO_ENDPT:
|
|
|
|
DRM_ERROR("audio endpt register access not implemented.\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
WARN(1, "Invalid indirect register space");
|
2015-07-29 01:20:03 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
|
2015-07-29 01:20:03 +07:00
|
|
|
enum cgs_ind_reg space,
|
|
|
|
unsigned index, uint32_t value)
|
|
|
|
{
|
2015-05-22 22:29:30 +07:00
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
switch (space) {
|
|
|
|
case CGS_IND_REG__MMIO:
|
|
|
|
return WREG32_IDX(index, value);
|
|
|
|
case CGS_IND_REG__PCIE:
|
|
|
|
return WREG32_PCIE(index, value);
|
|
|
|
case CGS_IND_REG__SMC:
|
|
|
|
return WREG32_SMC(index, value);
|
|
|
|
case CGS_IND_REG__UVD_CTX:
|
|
|
|
return WREG32_UVD_CTX(index, value);
|
|
|
|
case CGS_IND_REG__DIDT:
|
|
|
|
return WREG32_DIDT(index, value);
|
2016-06-08 11:47:41 +07:00
|
|
|
case CGS_IND_REG_GC_CAC:
|
|
|
|
return WREG32_GC_CAC(index, value);
|
2017-07-04 08:24:34 +07:00
|
|
|
case CGS_IND_REG_SE_CAC:
|
|
|
|
return WREG32_SE_CAC(index, value);
|
2015-05-22 22:29:30 +07:00
|
|
|
case CGS_IND_REG__AUDIO_ENDPT:
|
|
|
|
DRM_ERROR("audio endpt register access not implemented.\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
WARN(1, "Invalid indirect register space");
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
|
2015-12-23 23:25:43 +07:00
|
|
|
enum cgs_resource_type resource_type,
|
|
|
|
uint64_t size,
|
|
|
|
uint64_t offset,
|
|
|
|
uint64_t *resource_base)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
|
|
|
|
if (resource_base == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
switch (resource_type) {
|
|
|
|
case CGS_RESOURCE_TYPE_MMIO:
|
|
|
|
if (adev->rmmio_size == 0)
|
|
|
|
return -ENOENT;
|
|
|
|
if ((offset + size) > adev->rmmio_size)
|
|
|
|
return -EINVAL;
|
|
|
|
*resource_base = adev->rmmio_base;
|
|
|
|
return 0;
|
|
|
|
case CGS_RESOURCE_TYPE_DOORBELL:
|
|
|
|
if (adev->doorbell.size == 0)
|
|
|
|
return -ENOENT;
|
|
|
|
if ((offset + size) > adev->doorbell.size)
|
|
|
|
return -EINVAL;
|
|
|
|
*resource_base = adev->doorbell.base;
|
|
|
|
return 0;
|
|
|
|
case CGS_RESOURCE_TYPE_FB:
|
|
|
|
case CGS_RESOURCE_TYPE_IO:
|
|
|
|
case CGS_RESOURCE_TYPE_ROM:
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
|
2015-07-29 01:20:03 +07:00
|
|
|
unsigned table, uint16_t *size,
|
|
|
|
uint8_t *frev, uint8_t *crev)
|
|
|
|
{
|
2015-05-22 23:14:04 +07:00
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
uint16_t data_start;
|
|
|
|
|
|
|
|
if (amdgpu_atom_parse_data_header(
|
|
|
|
adev->mode_info.atom_context, table, size,
|
|
|
|
frev, crev, &data_start))
|
|
|
|
return (uint8_t*)adev->mode_info.atom_context->bios +
|
|
|
|
data_start;
|
|
|
|
|
2015-07-29 01:20:03 +07:00
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
|
2015-07-29 01:20:03 +07:00
|
|
|
uint8_t *frev, uint8_t *crev)
|
|
|
|
{
|
2015-05-22 23:14:04 +07:00
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
|
|
|
|
if (amdgpu_atom_parse_cmd_header(
|
|
|
|
adev->mode_info.atom_context, table,
|
|
|
|
frev, crev))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return -EINVAL;
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
|
2015-07-29 01:20:03 +07:00
|
|
|
void *args)
|
|
|
|
{
|
2015-05-22 23:14:04 +07:00
|
|
|
CGS_FUNC_ADEV;
|
2015-07-29 01:20:03 +07:00
|
|
|
|
2015-05-22 23:14:04 +07:00
|
|
|
return amdgpu_atom_execute_table(
|
|
|
|
adev->mode_info.atom_context, table, args);
|
|
|
|
}
|
2015-07-29 01:20:03 +07:00
|
|
|
|
2015-07-29 01:24:53 +07:00
|
|
|
struct cgs_irq_params {
|
|
|
|
unsigned src_id;
|
|
|
|
cgs_irq_source_set_func_t set;
|
|
|
|
cgs_irq_handler_func_t handler;
|
|
|
|
void *private_data;
|
|
|
|
};
|
|
|
|
|
|
|
|
static int cgs_set_irq_state(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_irq_src *src,
|
|
|
|
unsigned type,
|
|
|
|
enum amdgpu_interrupt_state state)
|
|
|
|
{
|
|
|
|
struct cgs_irq_params *irq_params =
|
|
|
|
(struct cgs_irq_params *)src->data;
|
|
|
|
if (!irq_params)
|
|
|
|
return -EINVAL;
|
|
|
|
if (!irq_params->set)
|
|
|
|
return -EINVAL;
|
|
|
|
return irq_params->set(irq_params->private_data,
|
|
|
|
irq_params->src_id,
|
|
|
|
type,
|
|
|
|
(int)state);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int cgs_process_irq(struct amdgpu_device *adev,
|
|
|
|
struct amdgpu_irq_src *source,
|
|
|
|
struct amdgpu_iv_entry *entry)
|
|
|
|
{
|
|
|
|
struct cgs_irq_params *irq_params =
|
|
|
|
(struct cgs_irq_params *)source->data;
|
|
|
|
if (!irq_params)
|
|
|
|
return -EINVAL;
|
|
|
|
if (!irq_params->handler)
|
|
|
|
return -EINVAL;
|
|
|
|
return irq_params->handler(irq_params->private_data,
|
|
|
|
irq_params->src_id,
|
|
|
|
entry->iv_entry);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
|
|
|
|
.set = cgs_set_irq_state,
|
|
|
|
.process = cgs_process_irq,
|
|
|
|
};
|
|
|
|
|
2016-03-30 05:28:50 +07:00
|
|
|
static int amdgpu_cgs_add_irq_source(void *cgs_device,
|
|
|
|
unsigned client_id,
|
|
|
|
unsigned src_id,
|
2015-07-29 01:20:03 +07:00
|
|
|
unsigned num_types,
|
|
|
|
cgs_irq_source_set_func_t set,
|
|
|
|
cgs_irq_handler_func_t handler,
|
|
|
|
void *private_data)
|
|
|
|
{
|
2015-07-29 01:24:53 +07:00
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
int ret = 0;
|
|
|
|
struct cgs_irq_params *irq_params;
|
|
|
|
struct amdgpu_irq_src *source =
|
|
|
|
kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
|
|
|
|
if (!source)
|
|
|
|
return -ENOMEM;
|
|
|
|
irq_params =
|
|
|
|
kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
|
|
|
|
if (!irq_params) {
|
|
|
|
kfree(source);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
source->num_types = num_types;
|
|
|
|
source->funcs = &cgs_irq_funcs;
|
|
|
|
irq_params->src_id = src_id;
|
|
|
|
irq_params->set = set;
|
|
|
|
irq_params->handler = handler;
|
|
|
|
irq_params->private_data = private_data;
|
|
|
|
source->data = (void *)irq_params;
|
2016-03-30 05:28:50 +07:00
|
|
|
ret = amdgpu_irq_add_id(adev, client_id, src_id, source);
|
2015-07-29 01:24:53 +07:00
|
|
|
if (ret) {
|
|
|
|
kfree(irq_params);
|
|
|
|
kfree(source);
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-03-30 05:28:50 +07:00
|
|
|
static int amdgpu_cgs_irq_get(void *cgs_device, unsigned client_id,
|
|
|
|
unsigned src_id, unsigned type)
|
2015-07-29 01:20:03 +07:00
|
|
|
{
|
2015-07-29 01:24:53 +07:00
|
|
|
CGS_FUNC_ADEV;
|
2016-03-30 05:28:50 +07:00
|
|
|
|
|
|
|
if (!adev->irq.client[client_id].sources)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
return amdgpu_irq_get(adev, adev->irq.client[client_id].sources[src_id], type);
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-03-30 05:28:50 +07:00
|
|
|
static int amdgpu_cgs_irq_put(void *cgs_device, unsigned client_id,
|
|
|
|
unsigned src_id, unsigned type)
|
2015-07-29 01:20:03 +07:00
|
|
|
{
|
2015-07-29 01:24:53 +07:00
|
|
|
CGS_FUNC_ADEV;
|
2016-03-30 05:28:50 +07:00
|
|
|
|
|
|
|
if (!adev->irq.client[client_id].sources)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
return amdgpu_irq_put(adev, adev->irq.client[client_id].sources[src_id], type);
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-09-03 12:57:14 +07:00
|
|
|
static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
|
2015-08-07 12:37:56 +07:00
|
|
|
enum amd_ip_block_type block_type,
|
|
|
|
enum amd_clockgating_state state)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
int i, r = -1;
|
|
|
|
|
|
|
|
for (i = 0; i < adev->num_ip_blocks; i++) {
|
2016-10-14 04:41:13 +07:00
|
|
|
if (!adev->ip_blocks[i].status.valid)
|
2015-08-07 12:37:56 +07:00
|
|
|
continue;
|
|
|
|
|
2016-10-14 04:41:13 +07:00
|
|
|
if (adev->ip_blocks[i].version->type == block_type) {
|
|
|
|
r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
|
2015-08-07 12:37:56 +07:00
|
|
|
(void *)adev,
|
|
|
|
state);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2016-09-03 12:57:14 +07:00
|
|
|
static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
|
2015-08-07 12:37:56 +07:00
|
|
|
enum amd_ip_block_type block_type,
|
|
|
|
enum amd_powergating_state state)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
int i, r = -1;
|
|
|
|
|
|
|
|
for (i = 0; i < adev->num_ip_blocks; i++) {
|
2016-10-14 04:41:13 +07:00
|
|
|
if (!adev->ip_blocks[i].status.valid)
|
2015-08-07 12:37:56 +07:00
|
|
|
continue;
|
|
|
|
|
2016-10-14 04:41:13 +07:00
|
|
|
if (adev->ip_blocks[i].version->type == block_type) {
|
|
|
|
r = adev->ip_blocks[i].version->funcs->set_powergating_state(
|
2015-08-07 12:37:56 +07:00
|
|
|
(void *)adev,
|
|
|
|
state);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
|
2015-05-13 17:58:05 +07:00
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
|
|
|
|
|
|
|
|
switch (fw_type) {
|
|
|
|
case CGS_UCODE_ID_SDMA0:
|
|
|
|
result = AMDGPU_UCODE_ID_SDMA0;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_SDMA1:
|
|
|
|
result = AMDGPU_UCODE_ID_SDMA1;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_CE:
|
|
|
|
result = AMDGPU_UCODE_ID_CP_CE;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_PFP:
|
|
|
|
result = AMDGPU_UCODE_ID_CP_PFP;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_ME:
|
|
|
|
result = AMDGPU_UCODE_ID_CP_ME;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_MEC:
|
|
|
|
case CGS_UCODE_ID_CP_MEC_JT1:
|
|
|
|
result = AMDGPU_UCODE_ID_CP_MEC1;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_MEC_JT2:
|
2016-09-27 15:39:58 +07:00
|
|
|
/* for VI. JT2 should be the same as JT1, because:
|
|
|
|
1, MEC2 and MEC1 use exactly same FW.
|
|
|
|
2, JT2 is not pached but JT1 is.
|
|
|
|
*/
|
|
|
|
if (adev->asic_type >= CHIP_TOPAZ)
|
2015-05-13 17:58:05 +07:00
|
|
|
result = AMDGPU_UCODE_ID_CP_MEC1;
|
2016-09-27 15:39:58 +07:00
|
|
|
else
|
|
|
|
result = AMDGPU_UCODE_ID_CP_MEC2;
|
2015-05-13 17:58:05 +07:00
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_RLC_G:
|
|
|
|
result = AMDGPU_UCODE_ID_RLC_G;
|
|
|
|
break;
|
2016-09-26 15:35:03 +07:00
|
|
|
case CGS_UCODE_ID_STORAGE:
|
|
|
|
result = AMDGPU_UCODE_ID_STORAGE;
|
|
|
|
break;
|
2015-05-13 17:58:05 +07:00
|
|
|
default:
|
|
|
|
DRM_ERROR("Firmware type not supported\n");
|
|
|
|
}
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
2016-05-31 12:44:30 +07:00
|
|
|
static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
|
|
|
|
release_firmware(adev->pm.fw);
|
2016-12-19 14:15:35 +07:00
|
|
|
adev->pm.fw = NULL;
|
2016-05-31 12:44:30 +07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
/* cannot release other firmware because they are not created by cgs */
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-04-27 17:53:29 +07:00
|
|
|
static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
|
|
|
|
enum cgs_ucode_id type)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
2016-11-24 15:28:46 +07:00
|
|
|
uint16_t fw_version = 0;
|
2016-04-27 17:53:29 +07:00
|
|
|
|
|
|
|
switch (type) {
|
|
|
|
case CGS_UCODE_ID_SDMA0:
|
|
|
|
fw_version = adev->sdma.instance[0].fw_version;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_SDMA1:
|
|
|
|
fw_version = adev->sdma.instance[1].fw_version;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_CE:
|
|
|
|
fw_version = adev->gfx.ce_fw_version;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_PFP:
|
|
|
|
fw_version = adev->gfx.pfp_fw_version;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_ME:
|
|
|
|
fw_version = adev->gfx.me_fw_version;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_MEC:
|
|
|
|
fw_version = adev->gfx.mec_fw_version;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_MEC_JT1:
|
|
|
|
fw_version = adev->gfx.mec_fw_version;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_CP_MEC_JT2:
|
|
|
|
fw_version = adev->gfx.mec_fw_version;
|
|
|
|
break;
|
|
|
|
case CGS_UCODE_ID_RLC_G:
|
|
|
|
fw_version = adev->gfx.rlc_fw_version;
|
|
|
|
break;
|
2016-11-24 15:28:46 +07:00
|
|
|
case CGS_UCODE_ID_STORAGE:
|
|
|
|
break;
|
2016-04-27 17:53:29 +07:00
|
|
|
default:
|
|
|
|
DRM_ERROR("firmware type %d do not have version\n", type);
|
2016-11-24 15:28:46 +07:00
|
|
|
break;
|
2016-04-27 17:53:29 +07:00
|
|
|
}
|
|
|
|
return fw_version;
|
|
|
|
}
|
|
|
|
|
2016-12-21 19:30:58 +07:00
|
|
|
static int amdgpu_cgs_enter_safe_mode(struct cgs_device *cgs_device,
|
|
|
|
bool en)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
|
|
|
|
if (adev->gfx.rlc.funcs->enter_safe_mode == NULL ||
|
|
|
|
adev->gfx.rlc.funcs->exit_safe_mode == NULL)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (en)
|
|
|
|
adev->gfx.rlc.funcs->enter_safe_mode(adev);
|
|
|
|
else
|
|
|
|
adev->gfx.rlc.funcs->exit_safe_mode(adev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-07-04 14:37:09 +07:00
|
|
|
static void amdgpu_cgs_lock_grbm_idx(struct cgs_device *cgs_device,
|
|
|
|
bool lock)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
|
|
|
|
if (lock)
|
|
|
|
mutex_lock(&adev->grbm_idx_mutex);
|
|
|
|
else
|
|
|
|
mutex_unlock(&adev->grbm_idx_mutex);
|
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
|
2015-05-13 17:58:05 +07:00
|
|
|
enum cgs_ucode_id type,
|
|
|
|
struct cgs_firmware_info *info)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
|
2016-02-05 16:39:37 +07:00
|
|
|
if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
|
2015-05-13 17:58:05 +07:00
|
|
|
uint64_t gpu_addr;
|
|
|
|
uint32_t data_size;
|
|
|
|
const struct gfx_firmware_header_v1_0 *header;
|
|
|
|
enum AMDGPU_UCODE_ID id;
|
|
|
|
struct amdgpu_firmware_info *ucode;
|
|
|
|
|
|
|
|
id = fw_type_convert(cgs_device, type);
|
|
|
|
ucode = &adev->firmware.ucode[id];
|
|
|
|
if (ucode->fw == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
gpu_addr = ucode->mc_addr;
|
|
|
|
header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
|
|
|
|
data_size = le32_to_cpu(header->header.ucode_size_bytes);
|
|
|
|
|
|
|
|
if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
|
|
|
|
(type == CGS_UCODE_ID_CP_MEC_JT2)) {
|
2016-09-27 15:39:58 +07:00
|
|
|
gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
|
2015-05-13 17:58:05 +07:00
|
|
|
data_size = le32_to_cpu(header->jt_size) << 2;
|
|
|
|
}
|
2016-09-27 15:39:58 +07:00
|
|
|
|
|
|
|
info->kptr = ucode->kaddr;
|
2015-05-13 17:58:05 +07:00
|
|
|
info->image_size = data_size;
|
2016-09-27 15:39:58 +07:00
|
|
|
info->mc_addr = gpu_addr;
|
2015-05-13 17:58:05 +07:00
|
|
|
info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
|
2016-09-27 15:39:58 +07:00
|
|
|
|
|
|
|
if (CGS_UCODE_ID_CP_MEC == type)
|
2017-08-10 14:17:56 +07:00
|
|
|
info->image_size = le32_to_cpu(header->jt_offset) << 2;
|
2016-09-27 15:39:58 +07:00
|
|
|
|
2016-04-27 17:53:29 +07:00
|
|
|
info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
|
2015-05-13 17:58:05 +07:00
|
|
|
info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
|
|
|
|
} else {
|
|
|
|
char fw_name[30] = {0};
|
|
|
|
int err = 0;
|
|
|
|
uint32_t ucode_size;
|
|
|
|
uint32_t ucode_start_address;
|
|
|
|
const uint8_t *src;
|
|
|
|
const struct smc_firmware_header_v1_0 *hdr;
|
2017-02-16 10:53:38 +07:00
|
|
|
const struct common_firmware_header *header;
|
|
|
|
struct amdgpu_firmware_info *ucode = NULL;
|
2015-05-13 17:58:05 +07:00
|
|
|
|
2016-03-30 16:50:11 +07:00
|
|
|
if (!adev->pm.fw) {
|
|
|
|
switch (adev->asic_type) {
|
2016-06-19 22:55:14 +07:00
|
|
|
case CHIP_TOPAZ:
|
2016-10-28 05:33:00 +07:00
|
|
|
if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
|
|
|
|
((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
|
2017-02-10 15:42:19 +07:00
|
|
|
((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87))) {
|
|
|
|
info->is_kicker = true;
|
2016-10-28 05:33:00 +07:00
|
|
|
strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
|
2017-02-10 15:42:19 +07:00
|
|
|
} else
|
2016-10-28 05:33:00 +07:00
|
|
|
strcpy(fw_name, "amdgpu/topaz_smc.bin");
|
2016-06-19 22:55:14 +07:00
|
|
|
break;
|
2016-03-30 16:50:11 +07:00
|
|
|
case CHIP_TONGA:
|
2016-10-27 03:41:39 +07:00
|
|
|
if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
|
2017-02-10 15:42:19 +07:00
|
|
|
((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) {
|
|
|
|
info->is_kicker = true;
|
2016-10-27 03:41:39 +07:00
|
|
|
strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
|
2017-02-10 15:42:19 +07:00
|
|
|
} else
|
2016-10-27 03:41:39 +07:00
|
|
|
strcpy(fw_name, "amdgpu/tonga_smc.bin");
|
2016-03-30 16:50:11 +07:00
|
|
|
break;
|
|
|
|
case CHIP_FIJI:
|
|
|
|
strcpy(fw_name, "amdgpu/fiji_smc.bin");
|
|
|
|
break;
|
|
|
|
case CHIP_POLARIS11:
|
2017-02-09 10:35:51 +07:00
|
|
|
if (type == CGS_UCODE_ID_SMU) {
|
|
|
|
if (((adev->pdev->device == 0x67ef) &&
|
|
|
|
((adev->pdev->revision == 0xe0) ||
|
|
|
|
(adev->pdev->revision == 0xe2) ||
|
|
|
|
(adev->pdev->revision == 0xe5))) ||
|
|
|
|
((adev->pdev->device == 0x67ff) &&
|
|
|
|
((adev->pdev->revision == 0xcf) ||
|
|
|
|
(adev->pdev->revision == 0xef) ||
|
2017-02-10 15:42:19 +07:00
|
|
|
(adev->pdev->revision == 0xff)))) {
|
|
|
|
info->is_kicker = true;
|
2017-02-09 10:35:51 +07:00
|
|
|
strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
|
2017-02-10 15:42:19 +07:00
|
|
|
} else
|
2017-02-09 10:35:51 +07:00
|
|
|
strcpy(fw_name, "amdgpu/polaris11_smc.bin");
|
|
|
|
} else if (type == CGS_UCODE_ID_SMU_SK) {
|
2016-03-30 16:50:11 +07:00
|
|
|
strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
|
2017-02-09 10:35:51 +07:00
|
|
|
}
|
2016-03-30 16:50:11 +07:00
|
|
|
break;
|
|
|
|
case CHIP_POLARIS10:
|
2017-02-09 10:35:51 +07:00
|
|
|
if (type == CGS_UCODE_ID_SMU) {
|
|
|
|
if ((adev->pdev->device == 0x67df) &&
|
|
|
|
((adev->pdev->revision == 0xe0) ||
|
|
|
|
(adev->pdev->revision == 0xe3) ||
|
|
|
|
(adev->pdev->revision == 0xe4) ||
|
|
|
|
(adev->pdev->revision == 0xe5) ||
|
|
|
|
(adev->pdev->revision == 0xe7) ||
|
2017-02-10 15:42:19 +07:00
|
|
|
(adev->pdev->revision == 0xef))) {
|
|
|
|
info->is_kicker = true;
|
2017-02-09 10:35:51 +07:00
|
|
|
strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
|
2017-02-10 15:42:19 +07:00
|
|
|
} else
|
2017-02-09 10:35:51 +07:00
|
|
|
strcpy(fw_name, "amdgpu/polaris10_smc.bin");
|
|
|
|
} else if (type == CGS_UCODE_ID_SMU_SK) {
|
2016-03-30 16:50:11 +07:00
|
|
|
strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
|
2017-02-09 10:35:51 +07:00
|
|
|
}
|
2016-03-30 16:50:11 +07:00
|
|
|
break;
|
2016-12-15 03:32:28 +07:00
|
|
|
case CHIP_POLARIS12:
|
|
|
|
strcpy(fw_name, "amdgpu/polaris12_smc.bin");
|
|
|
|
break;
|
2017-03-07 02:49:53 +07:00
|
|
|
case CHIP_VEGA10:
|
2017-06-23 14:08:15 +07:00
|
|
|
if ((adev->pdev->device == 0x687f) &&
|
|
|
|
((adev->pdev->revision == 0xc0) ||
|
|
|
|
(adev->pdev->revision == 0xc1) ||
|
|
|
|
(adev->pdev->revision == 0xc3)))
|
|
|
|
strcpy(fw_name, "amdgpu/vega10_acg_smc.bin");
|
|
|
|
else
|
|
|
|
strcpy(fw_name, "amdgpu/vega10_smc.bin");
|
2017-03-07 02:49:53 +07:00
|
|
|
break;
|
2016-03-30 16:50:11 +07:00
|
|
|
default:
|
|
|
|
DRM_ERROR("SMC firmware not supported\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
|
|
|
|
if (err) {
|
|
|
|
DRM_ERROR("Failed to request firmware\n");
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
err = amdgpu_ucode_validate(adev->pm.fw);
|
|
|
|
if (err) {
|
|
|
|
DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
|
|
|
|
release_firmware(adev->pm.fw);
|
|
|
|
adev->pm.fw = NULL;
|
|
|
|
return err;
|
|
|
|
}
|
2017-02-16 10:53:38 +07:00
|
|
|
|
|
|
|
if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
|
|
|
|
ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
|
|
|
|
ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
|
|
|
|
ucode->fw = adev->pm.fw;
|
|
|
|
header = (const struct common_firmware_header *)ucode->fw->data;
|
|
|
|
adev->firmware.fw_size +=
|
|
|
|
ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
|
|
|
|
}
|
2015-05-13 17:58:05 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
|
2016-05-30 14:30:54 +07:00
|
|
|
amdgpu_ucode_print_smc_hdr(&hdr->header);
|
2015-05-13 17:58:05 +07:00
|
|
|
adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
|
|
|
|
ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
|
|
|
|
ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
|
|
|
|
src = (const uint8_t *)(adev->pm.fw->data +
|
|
|
|
le32_to_cpu(hdr->header.ucode_array_offset_bytes));
|
|
|
|
|
|
|
|
info->version = adev->pm.fw_version;
|
|
|
|
info->image_size = ucode_size;
|
2016-06-19 22:55:14 +07:00
|
|
|
info->ucode_start_address = ucode_start_address;
|
2015-05-13 17:58:05 +07:00
|
|
|
info->kptr = (void *)src;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-27 19:04:58 +07:00
|
|
|
static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
return amdgpu_sriov_vf(adev);
|
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
|
2016-07-12 12:54:05 +07:00
|
|
|
struct cgs_system_info *sys_info)
|
2015-09-23 19:11:54 +07:00
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
|
|
|
|
if (NULL == sys_info)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
if (sizeof(struct cgs_system_info) != sys_info->size)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
switch (sys_info->info_id) {
|
|
|
|
case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
|
|
|
|
sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
|
|
|
|
break;
|
2015-11-12 08:35:32 +07:00
|
|
|
case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
|
|
|
|
sys_info->value = adev->pm.pcie_gen_mask;
|
|
|
|
break;
|
|
|
|
case CGS_SYSTEM_INFO_PCIE_MLW:
|
|
|
|
sys_info->value = adev->pm.pcie_mlw_mask;
|
|
|
|
break;
|
2016-07-12 12:54:05 +07:00
|
|
|
case CGS_SYSTEM_INFO_PCIE_DEV:
|
|
|
|
sys_info->value = adev->pdev->device;
|
|
|
|
break;
|
|
|
|
case CGS_SYSTEM_INFO_PCIE_REV:
|
|
|
|
sys_info->value = adev->pdev->revision;
|
|
|
|
break;
|
2016-02-05 22:34:28 +07:00
|
|
|
case CGS_SYSTEM_INFO_CG_FLAGS:
|
|
|
|
sys_info->value = adev->cg_flags;
|
|
|
|
break;
|
|
|
|
case CGS_SYSTEM_INFO_PG_FLAGS:
|
|
|
|
sys_info->value = adev->pg_flags;
|
|
|
|
break;
|
2016-03-18 05:29:08 +07:00
|
|
|
case CGS_SYSTEM_INFO_GFX_CU_INFO:
|
2016-05-04 03:25:53 +07:00
|
|
|
sys_info->value = adev->gfx.cu_info.number;
|
2016-03-18 05:29:08 +07:00
|
|
|
break;
|
2016-06-07 19:15:24 +07:00
|
|
|
case CGS_SYSTEM_INFO_GFX_SE_INFO:
|
|
|
|
sys_info->value = adev->gfx.config.max_shader_engines;
|
|
|
|
break;
|
2016-08-22 19:48:13 +07:00
|
|
|
case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
|
|
|
|
sys_info->value = adev->pdev->subsystem_device;
|
|
|
|
break;
|
|
|
|
case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
|
|
|
|
sys_info->value = adev->pdev->subsystem_vendor;
|
|
|
|
break;
|
2015-09-23 19:11:54 +07:00
|
|
|
default:
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
|
2015-09-17 15:34:14 +07:00
|
|
|
struct cgs_display_info *info)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
struct amdgpu_crtc *amdgpu_crtc;
|
|
|
|
struct drm_device *ddev = adev->ddev;
|
|
|
|
struct drm_crtc *crtc;
|
|
|
|
uint32_t line_time_us, vblank_lines;
|
2016-03-29 12:21:59 +07:00
|
|
|
struct cgs_mode_info *mode_info;
|
2015-09-17 15:34:14 +07:00
|
|
|
|
|
|
|
if (info == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2016-03-29 12:21:59 +07:00
|
|
|
mode_info = info->mode_info;
|
2017-06-30 20:58:34 +07:00
|
|
|
if (mode_info) {
|
2017-06-30 03:08:49 +07:00
|
|
|
/* if the displays are off, vblank time is max */
|
|
|
|
mode_info->vblank_time_us = 0xffffffff;
|
2017-06-30 20:58:34 +07:00
|
|
|
/* always set the reference clock */
|
|
|
|
mode_info->ref_clock = adev->clock.spll.reference_freq;
|
|
|
|
}
|
2016-03-29 12:21:59 +07:00
|
|
|
|
2015-09-17 15:34:14 +07:00
|
|
|
if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
|
|
|
|
list_for_each_entry(crtc,
|
|
|
|
&ddev->mode_config.crtc_list, head) {
|
|
|
|
amdgpu_crtc = to_amdgpu_crtc(crtc);
|
|
|
|
if (crtc->enabled) {
|
|
|
|
info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
|
|
|
|
info->display_count++;
|
|
|
|
}
|
2016-03-29 12:21:59 +07:00
|
|
|
if (mode_info != NULL &&
|
2015-09-17 15:34:14 +07:00
|
|
|
crtc->enabled && amdgpu_crtc->enabled &&
|
|
|
|
amdgpu_crtc->hw_mode.clock) {
|
|
|
|
line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
|
|
|
|
amdgpu_crtc->hw_mode.clock;
|
|
|
|
vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
|
|
|
|
amdgpu_crtc->hw_mode.crtc_vdisplay +
|
|
|
|
(amdgpu_crtc->v_border * 2);
|
2016-03-29 12:21:59 +07:00
|
|
|
mode_info->vblank_time_us = vblank_lines * line_time_us;
|
|
|
|
mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
|
|
|
|
mode_info->ref_clock = adev->clock.spll.reference_freq;
|
|
|
|
mode_info = NULL;
|
2015-09-17 15:34:14 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-03-29 13:20:37 +07:00
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
|
2016-03-29 13:20:37 +07:00
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
|
|
|
|
adev->pm.dpm_enabled = enabled;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-09-15 13:44:44 +07:00
|
|
|
/** \brief evaluate acpi namespace object, handle or pathname must be valid
|
|
|
|
* \param cgs_device
|
|
|
|
* \param info input/output arguments for the control method
|
|
|
|
* \return status
|
|
|
|
*/
|
|
|
|
|
|
|
|
#if defined(CONFIG_ACPI)
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
|
2015-09-15 13:44:44 +07:00
|
|
|
struct cgs_acpi_method_info *info)
|
|
|
|
{
|
|
|
|
CGS_FUNC_ADEV;
|
|
|
|
acpi_handle handle;
|
|
|
|
struct acpi_object_list input;
|
|
|
|
struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
|
2016-07-16 18:43:44 +07:00
|
|
|
union acpi_object *params, *obj;
|
2015-09-15 13:44:44 +07:00
|
|
|
uint8_t name[5] = {'\0'};
|
2016-07-16 19:54:12 +07:00
|
|
|
struct cgs_acpi_method_argument *argument;
|
2015-09-15 13:44:44 +07:00
|
|
|
uint32_t i, count;
|
|
|
|
acpi_status status;
|
2016-07-16 20:05:45 +07:00
|
|
|
int result;
|
2015-09-15 13:44:44 +07:00
|
|
|
|
|
|
|
handle = ACPI_HANDLE(&adev->pdev->dev);
|
|
|
|
if (!handle)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
memset(&input, 0, sizeof(struct acpi_object_list));
|
|
|
|
|
|
|
|
/* validate input info */
|
|
|
|
if (info->size != sizeof(struct cgs_acpi_method_info))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
input.count = info->input_count;
|
|
|
|
if (info->input_count > 0) {
|
|
|
|
if (info->pinput_argument == NULL)
|
|
|
|
return -EINVAL;
|
2016-01-05 03:43:47 +07:00
|
|
|
argument = info->pinput_argument;
|
|
|
|
for (i = 0; i < info->input_count; i++) {
|
|
|
|
if (((argument->type == ACPI_TYPE_STRING) ||
|
|
|
|
(argument->type == ACPI_TYPE_BUFFER)) &&
|
|
|
|
(argument->pointer == NULL))
|
|
|
|
return -EINVAL;
|
|
|
|
argument++;
|
|
|
|
}
|
2015-09-15 13:44:44 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (info->output_count > 0) {
|
|
|
|
if (info->poutput_argument == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
argument = info->poutput_argument;
|
|
|
|
for (i = 0; i < info->output_count; i++) {
|
|
|
|
if (((argument->type == ACPI_TYPE_STRING) ||
|
|
|
|
(argument->type == ACPI_TYPE_BUFFER))
|
|
|
|
&& (argument->pointer == NULL))
|
|
|
|
return -EINVAL;
|
|
|
|
argument++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* The path name passed to acpi_evaluate_object should be null terminated */
|
|
|
|
if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
|
|
|
|
strncpy(name, (char *)&(info->name), sizeof(uint32_t));
|
|
|
|
name[4] = '\0';
|
|
|
|
}
|
|
|
|
|
|
|
|
/* parse input parameters */
|
|
|
|
if (input.count > 0) {
|
|
|
|
input.pointer = params =
|
|
|
|
kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
|
|
|
|
if (params == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
argument = info->pinput_argument;
|
|
|
|
|
|
|
|
for (i = 0; i < input.count; i++) {
|
|
|
|
params->type = argument->type;
|
|
|
|
switch (params->type) {
|
|
|
|
case ACPI_TYPE_INTEGER:
|
|
|
|
params->integer.value = argument->value;
|
|
|
|
break;
|
|
|
|
case ACPI_TYPE_STRING:
|
2016-06-14 17:10:07 +07:00
|
|
|
params->string.length = argument->data_length;
|
2015-09-15 13:44:44 +07:00
|
|
|
params->string.pointer = argument->pointer;
|
|
|
|
break;
|
|
|
|
case ACPI_TYPE_BUFFER:
|
2016-06-14 17:10:07 +07:00
|
|
|
params->buffer.length = argument->data_length;
|
2015-09-15 13:44:44 +07:00
|
|
|
params->buffer.pointer = argument->pointer;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
params++;
|
|
|
|
argument++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* parse output info */
|
|
|
|
count = info->output_count;
|
|
|
|
argument = info->poutput_argument;
|
|
|
|
|
|
|
|
/* evaluate the acpi method */
|
|
|
|
status = acpi_evaluate_object(handle, name, &input, &output);
|
|
|
|
|
|
|
|
if (ACPI_FAILURE(status)) {
|
|
|
|
result = -EIO;
|
2016-07-16 18:43:44 +07:00
|
|
|
goto free_input;
|
2015-09-15 13:44:44 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* return the output info */
|
|
|
|
obj = output.pointer;
|
|
|
|
|
|
|
|
if (count > 1) {
|
|
|
|
if ((obj->type != ACPI_TYPE_PACKAGE) ||
|
|
|
|
(obj->package.count != count)) {
|
|
|
|
result = -EIO;
|
2016-07-16 18:43:44 +07:00
|
|
|
goto free_obj;
|
2015-09-15 13:44:44 +07:00
|
|
|
}
|
|
|
|
params = obj->package.elements;
|
|
|
|
} else
|
|
|
|
params = obj;
|
|
|
|
|
|
|
|
if (params == NULL) {
|
|
|
|
result = -EIO;
|
2016-07-16 18:43:44 +07:00
|
|
|
goto free_obj;
|
2015-09-15 13:44:44 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < count; i++) {
|
|
|
|
if (argument->type != params->type) {
|
|
|
|
result = -EIO;
|
2016-07-16 18:43:44 +07:00
|
|
|
goto free_obj;
|
2015-09-15 13:44:44 +07:00
|
|
|
}
|
|
|
|
switch (params->type) {
|
|
|
|
case ACPI_TYPE_INTEGER:
|
|
|
|
argument->value = params->integer.value;
|
|
|
|
break;
|
|
|
|
case ACPI_TYPE_STRING:
|
|
|
|
if ((params->string.length != argument->data_length) ||
|
|
|
|
(params->string.pointer == NULL)) {
|
|
|
|
result = -EIO;
|
2016-07-16 18:43:44 +07:00
|
|
|
goto free_obj;
|
2015-09-15 13:44:44 +07:00
|
|
|
}
|
|
|
|
strncpy(argument->pointer,
|
|
|
|
params->string.pointer,
|
|
|
|
params->string.length);
|
|
|
|
break;
|
|
|
|
case ACPI_TYPE_BUFFER:
|
|
|
|
if (params->buffer.pointer == NULL) {
|
|
|
|
result = -EIO;
|
2016-07-16 18:43:44 +07:00
|
|
|
goto free_obj;
|
2015-09-15 13:44:44 +07:00
|
|
|
}
|
|
|
|
memcpy(argument->pointer,
|
|
|
|
params->buffer.pointer,
|
|
|
|
argument->data_length);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
argument++;
|
|
|
|
params++;
|
|
|
|
}
|
|
|
|
|
2016-07-16 20:05:45 +07:00
|
|
|
result = 0;
|
2016-07-16 18:43:44 +07:00
|
|
|
free_obj:
|
2016-07-12 07:17:54 +07:00
|
|
|
kfree(obj);
|
2016-07-16 18:43:44 +07:00
|
|
|
free_input:
|
2015-09-15 13:44:44 +07:00
|
|
|
kfree((void *)input.pointer);
|
|
|
|
return result;
|
|
|
|
}
|
|
|
|
#else
|
2016-04-12 10:25:48 +07:00
|
|
|
static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
|
2015-09-15 13:44:44 +07:00
|
|
|
struct cgs_acpi_method_info *info)
|
|
|
|
{
|
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-07-16 12:04:22 +07:00
|
|
|
static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
|
2015-09-15 13:44:44 +07:00
|
|
|
uint32_t acpi_method,
|
|
|
|
uint32_t acpi_function,
|
|
|
|
void *pinput, void *poutput,
|
|
|
|
uint32_t output_count,
|
|
|
|
uint32_t input_size,
|
|
|
|
uint32_t output_size)
|
|
|
|
{
|
|
|
|
struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
|
|
|
|
struct cgs_acpi_method_argument acpi_output = {0};
|
|
|
|
struct cgs_acpi_method_info info = {0};
|
|
|
|
|
|
|
|
acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
|
|
|
|
acpi_input[0].data_length = sizeof(uint32_t);
|
|
|
|
acpi_input[0].value = acpi_function;
|
|
|
|
|
|
|
|
acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
|
|
|
|
acpi_input[1].data_length = input_size;
|
|
|
|
acpi_input[1].pointer = pinput;
|
|
|
|
|
|
|
|
acpi_output.type = CGS_ACPI_TYPE_BUFFER;
|
|
|
|
acpi_output.data_length = output_size;
|
|
|
|
acpi_output.pointer = poutput;
|
|
|
|
|
|
|
|
info.size = sizeof(struct cgs_acpi_method_info);
|
|
|
|
info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
|
|
|
|
info.input_count = 2;
|
|
|
|
info.name = acpi_method;
|
|
|
|
info.pinput_argument = acpi_input;
|
|
|
|
info.output_count = output_count;
|
|
|
|
info.poutput_argument = &acpi_output;
|
|
|
|
|
|
|
|
return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
|
|
|
|
}
|
|
|
|
|
2015-07-29 01:20:03 +07:00
|
|
|
static const struct cgs_ops amdgpu_cgs_ops = {
|
2016-12-17 08:02:32 +07:00
|
|
|
.alloc_gpu_mem = amdgpu_cgs_alloc_gpu_mem,
|
|
|
|
.free_gpu_mem = amdgpu_cgs_free_gpu_mem,
|
|
|
|
.gmap_gpu_mem = amdgpu_cgs_gmap_gpu_mem,
|
|
|
|
.gunmap_gpu_mem = amdgpu_cgs_gunmap_gpu_mem,
|
|
|
|
.kmap_gpu_mem = amdgpu_cgs_kmap_gpu_mem,
|
|
|
|
.kunmap_gpu_mem = amdgpu_cgs_kunmap_gpu_mem,
|
|
|
|
.read_register = amdgpu_cgs_read_register,
|
|
|
|
.write_register = amdgpu_cgs_write_register,
|
|
|
|
.read_ind_register = amdgpu_cgs_read_ind_register,
|
|
|
|
.write_ind_register = amdgpu_cgs_write_ind_register,
|
|
|
|
.get_pci_resource = amdgpu_cgs_get_pci_resource,
|
|
|
|
.atom_get_data_table = amdgpu_cgs_atom_get_data_table,
|
|
|
|
.atom_get_cmd_table_revs = amdgpu_cgs_atom_get_cmd_table_revs,
|
|
|
|
.atom_exec_cmd_table = amdgpu_cgs_atom_exec_cmd_table,
|
|
|
|
.get_firmware_info = amdgpu_cgs_get_firmware_info,
|
|
|
|
.rel_firmware = amdgpu_cgs_rel_firmware,
|
|
|
|
.set_powergating_state = amdgpu_cgs_set_powergating_state,
|
|
|
|
.set_clockgating_state = amdgpu_cgs_set_clockgating_state,
|
|
|
|
.get_active_displays_info = amdgpu_cgs_get_active_displays_info,
|
|
|
|
.notify_dpm_enabled = amdgpu_cgs_notify_dpm_enabled,
|
|
|
|
.call_acpi_method = amdgpu_cgs_call_acpi_method,
|
|
|
|
.query_system_info = amdgpu_cgs_query_system_info,
|
|
|
|
.is_virtualization_enabled = amdgpu_cgs_is_virtualization_enabled,
|
2016-12-21 19:30:58 +07:00
|
|
|
.enter_safe_mode = amdgpu_cgs_enter_safe_mode,
|
2017-07-04 14:37:09 +07:00
|
|
|
.lock_grbm_idx = amdgpu_cgs_lock_grbm_idx,
|
2015-07-29 01:20:03 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct cgs_os_ops amdgpu_cgs_os_ops = {
|
2016-12-17 08:02:32 +07:00
|
|
|
.add_irq_source = amdgpu_cgs_add_irq_source,
|
|
|
|
.irq_get = amdgpu_cgs_irq_get,
|
|
|
|
.irq_put = amdgpu_cgs_irq_put
|
2015-07-29 01:20:03 +07:00
|
|
|
};
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
|
2015-07-29 01:20:03 +07:00
|
|
|
{
|
|
|
|
struct amdgpu_cgs_device *cgs_device =
|
|
|
|
kmalloc(sizeof(*cgs_device), GFP_KERNEL);
|
|
|
|
|
|
|
|
if (!cgs_device) {
|
|
|
|
DRM_ERROR("Couldn't allocate CGS device structure\n");
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
cgs_device->base.ops = &amdgpu_cgs_ops;
|
|
|
|
cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
|
|
|
|
cgs_device->adev = adev;
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
return (struct cgs_device *)cgs_device;
|
2015-07-29 01:20:03 +07:00
|
|
|
}
|
|
|
|
|
2016-04-12 10:25:48 +07:00
|
|
|
void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
|
2015-07-29 01:20:03 +07:00
|
|
|
{
|
|
|
|
kfree(cgs_device);
|
|
|
|
}
|