2009-12-11 16:24:15 +07:00
|
|
|
/*
|
|
|
|
* Copyright 1993-2003 NVIDIA, Corporation
|
|
|
|
* Copyright 2007-2009 Stuart Bennett
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
|
|
|
|
* SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
2012-10-03 00:01:07 +07:00
|
|
|
#include <drm/drmP.h>
|
Merge branch 'drm-next' of git://people.freedesktop.org/~airlied/linux
Pull drm merge (part 1) from Dave Airlie:
"So first of all my tree and uapi stuff has a conflict mess, its my
fault as the nouveau stuff didn't hit -next as were trying to rebase
regressions out of it before we merged.
Highlights:
- SH mobile modesetting driver and associated helpers
- some DRM core documentation
- i915 modesetting rework, haswell hdmi, haswell and vlv fixes, write
combined pte writing, ilk rc6 support,
- nouveau: major driver rework into a hw core driver, makes features
like SLI a lot saner to implement,
- psb: add eDP/DP support for Cedarview
- radeon: 2 layer page tables, async VM pte updates, better PLL
selection for > 2 screens, better ACPI interactions
The rest is general grab bag of fixes.
So why part 1? well I have the exynos pull req which came in a bit
late but was waiting for me to do something they shouldn't have and it
looks fairly safe, and David Howells has some more header cleanups
he'd like me to pull, that seem like a good idea, but I'd like to get
this merge out of the way so -next dosen't get blocked."
Tons of conflicts mostly due to silly include line changes, but mostly
mindless. A few other small semantic conflicts too, noted from Dave's
pre-merged branch.
* 'drm-next' of git://people.freedesktop.org/~airlied/linux: (447 commits)
drm/nv98/crypt: fix fuc build with latest envyas
drm/nouveau/devinit: fixup various issues with subdev ctor/init ordering
drm/nv41/vm: fix and enable use of "real" pciegart
drm/nv44/vm: fix and enable use of "real" pciegart
drm/nv04/dmaobj: fixup vm target handling in preparation for nv4x pcie
drm/nouveau: store supported dma mask in vmmgr
drm/nvc0/ibus: initial implementation of subdev
drm/nouveau/therm: add support for fan-control modes
drm/nouveau/hwmon: rename pwm0* to pmw1* to follow hwmon's rules
drm/nouveau/therm: calculate the pwm divisor on nv50+
drm/nouveau/fan: rewrite the fan tachometer driver to get more precision, faster
drm/nouveau/therm: move thermal-related functions to the therm subdev
drm/nouveau/bios: parse the pwm divisor from the perf table
drm/nouveau/therm: use the EXTDEV table to detect i2c monitoring devices
drm/nouveau/therm: rework thermal table parsing
drm/nouveau/gpio: expose the PWM/TOGGLE parameter found in the gpio vbios table
drm/nouveau: fix pm initialization order
drm/nouveau/bios: check that fixed tvdac gpio data is valid before using it
drm/nouveau: log channel debug/error messages from client object rather than drm client
drm/nouveau: have drm debugging macros build on top of core macros
...
2012-10-04 13:29:23 +07:00
|
|
|
|
2012-07-31 13:16:21 +07:00
|
|
|
#include "nouveau_drm.h"
|
|
|
|
#include "nouveau_reg.h"
|
2013-03-21 12:45:11 +07:00
|
|
|
#include "hw.h"
|
2009-12-11 16:24:15 +07:00
|
|
|
|
|
|
|
/****************************************************************************\
|
|
|
|
* *
|
|
|
|
* The video arbitration routines calculate some "magic" numbers. Fixes *
|
|
|
|
* the snow seen when accessing the framebuffer without it. *
|
|
|
|
* It just works (I hope). *
|
|
|
|
* *
|
|
|
|
\****************************************************************************/
|
|
|
|
|
|
|
|
struct nv_fifo_info {
|
|
|
|
int lwm;
|
|
|
|
int burst;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct nv_sim_state {
|
|
|
|
int pclk_khz;
|
|
|
|
int mclk_khz;
|
|
|
|
int nvclk_khz;
|
|
|
|
int bpp;
|
|
|
|
int mem_page_miss;
|
|
|
|
int mem_latency;
|
|
|
|
int memory_type;
|
|
|
|
int memory_width;
|
|
|
|
int two_heads;
|
|
|
|
};
|
|
|
|
|
|
|
|
static void
|
|
|
|
nv04_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb)
|
|
|
|
{
|
|
|
|
int pagemiss, cas, width, bpp;
|
|
|
|
int nvclks, mclks, pclks, crtpagemiss;
|
|
|
|
int found, mclk_extra, mclk_loop, cbs, m1, p1;
|
|
|
|
int mclk_freq, pclk_freq, nvclk_freq;
|
|
|
|
int us_m, us_n, us_p, crtc_drain_rate;
|
|
|
|
int cpm_us, us_crt, clwm;
|
|
|
|
|
|
|
|
pclk_freq = arb->pclk_khz;
|
|
|
|
mclk_freq = arb->mclk_khz;
|
|
|
|
nvclk_freq = arb->nvclk_khz;
|
|
|
|
pagemiss = arb->mem_page_miss;
|
|
|
|
cas = arb->mem_latency;
|
|
|
|
width = arb->memory_width >> 6;
|
|
|
|
bpp = arb->bpp;
|
|
|
|
cbs = 128;
|
|
|
|
|
|
|
|
pclks = 2;
|
|
|
|
nvclks = 10;
|
|
|
|
mclks = 13 + cas;
|
|
|
|
mclk_extra = 3;
|
|
|
|
found = 0;
|
|
|
|
|
|
|
|
while (!found) {
|
|
|
|
found = 1;
|
|
|
|
|
|
|
|
mclk_loop = mclks + mclk_extra;
|
|
|
|
us_m = mclk_loop * 1000 * 1000 / mclk_freq;
|
|
|
|
us_n = nvclks * 1000 * 1000 / nvclk_freq;
|
|
|
|
us_p = nvclks * 1000 * 1000 / pclk_freq;
|
|
|
|
|
|
|
|
crtc_drain_rate = pclk_freq * bpp / 8;
|
|
|
|
crtpagemiss = 2;
|
|
|
|
crtpagemiss += 1;
|
|
|
|
cpm_us = crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq;
|
|
|
|
us_crt = cpm_us + us_m + us_n + us_p;
|
|
|
|
clwm = us_crt * crtc_drain_rate / (1000 * 1000);
|
|
|
|
clwm++;
|
|
|
|
|
|
|
|
m1 = clwm + cbs - 512;
|
|
|
|
p1 = m1 * pclk_freq / mclk_freq;
|
|
|
|
p1 = p1 * bpp / 8;
|
|
|
|
if ((p1 < m1 && m1 > 0) || clwm > 519) {
|
|
|
|
found = !mclk_extra;
|
|
|
|
mclk_extra--;
|
|
|
|
}
|
|
|
|
if (clwm < 384)
|
|
|
|
clwm = 384;
|
|
|
|
|
|
|
|
fifo->lwm = clwm;
|
|
|
|
fifo->burst = cbs;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nv10_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb)
|
|
|
|
{
|
|
|
|
int fill_rate, drain_rate;
|
|
|
|
int pclks, nvclks, mclks, xclks;
|
|
|
|
int pclk_freq, nvclk_freq, mclk_freq;
|
|
|
|
int fill_lat, extra_lat;
|
|
|
|
int max_burst_o, max_burst_l;
|
|
|
|
int fifo_len, min_lwm, max_lwm;
|
|
|
|
const int burst_lat = 80; /* Maximum allowable latency due
|
|
|
|
* to the CRTC FIFO burst. (ns) */
|
|
|
|
|
|
|
|
pclk_freq = arb->pclk_khz;
|
|
|
|
nvclk_freq = arb->nvclk_khz;
|
|
|
|
mclk_freq = arb->mclk_khz;
|
|
|
|
|
|
|
|
fill_rate = mclk_freq * arb->memory_width / 8; /* kB/s */
|
|
|
|
drain_rate = pclk_freq * arb->bpp / 8; /* kB/s */
|
|
|
|
|
|
|
|
fifo_len = arb->two_heads ? 1536 : 1024; /* B */
|
|
|
|
|
|
|
|
/* Fixed FIFO refill latency. */
|
|
|
|
|
|
|
|
pclks = 4; /* lwm detect. */
|
|
|
|
|
|
|
|
nvclks = 3 /* lwm -> sync. */
|
|
|
|
+ 2 /* fbi bus cycles (1 req + 1 busy) */
|
|
|
|
+ 1 /* 2 edge sync. may be very close to edge so
|
|
|
|
* just put one. */
|
|
|
|
+ 1 /* fbi_d_rdv_n */
|
|
|
|
+ 1 /* Fbi_d_rdata */
|
|
|
|
+ 1; /* crtfifo load */
|
|
|
|
|
|
|
|
mclks = 1 /* 2 edge sync. may be very close to edge so
|
|
|
|
* just put one. */
|
|
|
|
+ 1 /* arb_hp_req */
|
|
|
|
+ 5 /* tiling pipeline */
|
|
|
|
+ 2 /* latency fifo */
|
|
|
|
+ 2 /* memory request to fbio block */
|
|
|
|
+ 7; /* data returned from fbio block */
|
|
|
|
|
|
|
|
/* Need to accumulate 256 bits for read */
|
|
|
|
mclks += (arb->memory_type == 0 ? 2 : 1)
|
|
|
|
* arb->memory_width / 32;
|
|
|
|
|
|
|
|
fill_lat = mclks * 1000 * 1000 / mclk_freq /* minimum mclk latency */
|
|
|
|
+ nvclks * 1000 * 1000 / nvclk_freq /* nvclk latency */
|
|
|
|
+ pclks * 1000 * 1000 / pclk_freq; /* pclk latency */
|
|
|
|
|
|
|
|
/* Conditional FIFO refill latency. */
|
|
|
|
|
|
|
|
xclks = 2 * arb->mem_page_miss + mclks /* Extra latency due to
|
|
|
|
* the overlay. */
|
|
|
|
+ 2 * arb->mem_page_miss /* Extra pagemiss latency. */
|
|
|
|
+ (arb->bpp == 32 ? 8 : 4); /* Margin of error. */
|
|
|
|
|
|
|
|
extra_lat = xclks * 1000 * 1000 / mclk_freq;
|
|
|
|
|
|
|
|
if (arb->two_heads)
|
|
|
|
/* Account for another CRTC. */
|
|
|
|
extra_lat += fill_lat + extra_lat + burst_lat;
|
|
|
|
|
|
|
|
/* FIFO burst */
|
|
|
|
|
|
|
|
/* Max burst not leading to overflows. */
|
|
|
|
max_burst_o = (1 + fifo_len - extra_lat * drain_rate / (1000 * 1000))
|
|
|
|
* (fill_rate / 1000) / ((fill_rate - drain_rate) / 1000);
|
|
|
|
fifo->burst = min(max_burst_o, 1024);
|
|
|
|
|
|
|
|
/* Max burst value with an acceptable latency. */
|
|
|
|
max_burst_l = burst_lat * fill_rate / (1000 * 1000);
|
|
|
|
fifo->burst = min(max_burst_l, fifo->burst);
|
|
|
|
|
|
|
|
fifo->burst = rounddown_pow_of_two(fifo->burst);
|
|
|
|
|
|
|
|
/* FIFO low watermark */
|
|
|
|
|
|
|
|
min_lwm = (fill_lat + extra_lat) * drain_rate / (1000 * 1000) + 1;
|
|
|
|
max_lwm = fifo_len - fifo->burst
|
|
|
|
+ fill_lat * drain_rate / (1000 * 1000)
|
|
|
|
+ fifo->burst * drain_rate / fill_rate;
|
|
|
|
|
|
|
|
fifo->lwm = min_lwm + 10 * (max_lwm - min_lwm) / 100; /* Empirical. */
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nv04_update_arb(struct drm_device *dev, int VClk, int bpp,
|
|
|
|
int *burst, int *lwm)
|
|
|
|
{
|
2012-07-31 13:16:21 +07:00
|
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
|
|
struct nouveau_device *device = nouveau_dev(dev);
|
2009-12-11 16:24:15 +07:00
|
|
|
struct nv_fifo_info fifo_data;
|
|
|
|
struct nv_sim_state sim_data;
|
2010-09-16 12:25:25 +07:00
|
|
|
int MClk = nouveau_hw_get_clock(dev, PLL_MEMORY);
|
|
|
|
int NVClk = nouveau_hw_get_clock(dev, PLL_CORE);
|
2012-07-31 13:16:21 +07:00
|
|
|
uint32_t cfg1 = nv_rd32(device, NV04_PFB_CFG1);
|
2009-12-11 16:24:15 +07:00
|
|
|
|
|
|
|
sim_data.pclk_khz = VClk;
|
|
|
|
sim_data.mclk_khz = MClk;
|
|
|
|
sim_data.nvclk_khz = NVClk;
|
|
|
|
sim_data.bpp = bpp;
|
|
|
|
sim_data.two_heads = nv_two_heads(dev);
|
2013-10-04 18:53:40 +07:00
|
|
|
if ((dev->pdev->device & 0xffff) == 0x01a0 /*CHIPSET_NFORCE*/ ||
|
|
|
|
(dev->pdev->device & 0xffff) == 0x01f0 /*CHIPSET_NFORCE2*/) {
|
2009-12-11 16:24:15 +07:00
|
|
|
uint32_t type;
|
|
|
|
|
|
|
|
pci_read_config_dword(pci_get_bus_and_slot(0, 1), 0x7c, &type);
|
|
|
|
|
|
|
|
sim_data.memory_type = (type >> 12) & 1;
|
|
|
|
sim_data.memory_width = 64;
|
|
|
|
sim_data.mem_latency = 3;
|
|
|
|
sim_data.mem_page_miss = 10;
|
|
|
|
} else {
|
2012-07-31 13:16:21 +07:00
|
|
|
sim_data.memory_type = nv_rd32(device, NV04_PFB_CFG0) & 0x1;
|
|
|
|
sim_data.memory_width = (nv_rd32(device, NV_PEXTDEV_BOOT_0) & 0x10) ? 128 : 64;
|
2009-12-11 16:24:15 +07:00
|
|
|
sim_data.mem_latency = cfg1 & 0xf;
|
|
|
|
sim_data.mem_page_miss = ((cfg1 >> 4) & 0xf) + ((cfg1 >> 31) & 0x1);
|
|
|
|
}
|
|
|
|
|
2012-07-31 13:16:21 +07:00
|
|
|
if (nv_device(drm->device)->card_type == NV_04)
|
2009-12-11 16:24:15 +07:00
|
|
|
nv04_calc_arb(&fifo_data, &sim_data);
|
|
|
|
else
|
|
|
|
nv10_calc_arb(&fifo_data, &sim_data);
|
|
|
|
|
|
|
|
*burst = ilog2(fifo_data.burst >> 4);
|
|
|
|
*lwm = fifo_data.lwm >> 3;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2010-08-27 04:07:02 +07:00
|
|
|
nv20_update_arb(int *burst, int *lwm)
|
2009-12-11 16:24:15 +07:00
|
|
|
{
|
|
|
|
unsigned int fifo_size, burst_size, graphics_lwm;
|
|
|
|
|
|
|
|
fifo_size = 2048;
|
|
|
|
burst_size = 512;
|
|
|
|
graphics_lwm = fifo_size - burst_size;
|
|
|
|
|
|
|
|
*burst = ilog2(burst_size >> 5);
|
|
|
|
*lwm = graphics_lwm >> 3;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
nouveau_calc_arb(struct drm_device *dev, int vclk, int bpp, int *burst, int *lwm)
|
|
|
|
{
|
2012-07-31 13:16:21 +07:00
|
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
2009-12-11 16:24:15 +07:00
|
|
|
|
2012-07-31 13:16:21 +07:00
|
|
|
if (nv_device(drm->device)->card_type < NV_20)
|
2009-12-11 16:24:15 +07:00
|
|
|
nv04_update_arb(dev, vclk, bpp, burst, lwm);
|
2013-10-04 18:53:40 +07:00
|
|
|
else if ((dev->pdev->device & 0xfff0) == 0x0240 /*CHIPSET_C51*/ ||
|
|
|
|
(dev->pdev->device & 0xfff0) == 0x03d0 /*CHIPSET_C512*/) {
|
2009-12-11 16:24:15 +07:00
|
|
|
*burst = 128;
|
|
|
|
*lwm = 0x0480;
|
|
|
|
} else
|
2010-08-27 04:07:02 +07:00
|
|
|
nv20_update_arb(burst, lwm);
|
2009-12-11 16:24:15 +07:00
|
|
|
}
|