2019-05-29 00:10:04 +07:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2012-08-16 16:31:48 +07:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
|
|
|
|
*/
|
|
|
|
|
2013-01-11 14:46:21 +07:00
|
|
|
#ifndef __LINUX_CLK_TEGRA_H_
|
|
|
|
#define __LINUX_CLK_TEGRA_H_
|
2012-08-16 16:31:48 +07:00
|
|
|
|
2015-06-20 05:00:46 +07:00
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/bug.h>
|
2013-01-11 14:46:26 +07:00
|
|
|
|
2012-08-16 16:31:48 +07:00
|
|
|
/*
|
|
|
|
* Tegra CPU clock and reset control ops
|
|
|
|
*
|
|
|
|
* wait_for_reset:
|
|
|
|
* keep waiting until the CPU in reset state
|
|
|
|
* put_in_reset:
|
|
|
|
* put the CPU in reset state
|
|
|
|
* out_of_reset:
|
|
|
|
* release the CPU from reset state
|
|
|
|
* enable_clock:
|
|
|
|
* CPU clock un-gate
|
|
|
|
* disable_clock:
|
|
|
|
* CPU clock gate
|
2012-10-31 16:41:19 +07:00
|
|
|
* rail_off_ready:
|
|
|
|
* CPU is ready for rail off
|
|
|
|
* suspend:
|
|
|
|
* save the clock settings when CPU go into low-power state
|
|
|
|
* resume:
|
|
|
|
* restore the clock settings when CPU exit low-power state
|
2012-08-16 16:31:48 +07:00
|
|
|
*/
|
|
|
|
struct tegra_cpu_car_ops {
|
|
|
|
void (*wait_for_reset)(u32 cpu);
|
|
|
|
void (*put_in_reset)(u32 cpu);
|
|
|
|
void (*out_of_reset)(u32 cpu);
|
|
|
|
void (*enable_clock)(u32 cpu);
|
|
|
|
void (*disable_clock)(u32 cpu);
|
2012-10-31 16:41:19 +07:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
bool (*rail_off_ready)(void);
|
|
|
|
void (*suspend)(void);
|
|
|
|
void (*resume)(void);
|
|
|
|
#endif
|
2012-08-16 16:31:48 +07:00
|
|
|
};
|
|
|
|
|
|
|
|
extern struct tegra_cpu_car_ops *tegra_cpu_car_ops;
|
|
|
|
|
|
|
|
static inline void tegra_wait_cpu_in_reset(u32 cpu)
|
|
|
|
{
|
|
|
|
if (WARN_ON(!tegra_cpu_car_ops->wait_for_reset))
|
|
|
|
return;
|
|
|
|
|
|
|
|
tegra_cpu_car_ops->wait_for_reset(cpu);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tegra_put_cpu_in_reset(u32 cpu)
|
|
|
|
{
|
|
|
|
if (WARN_ON(!tegra_cpu_car_ops->put_in_reset))
|
|
|
|
return;
|
|
|
|
|
|
|
|
tegra_cpu_car_ops->put_in_reset(cpu);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tegra_cpu_out_of_reset(u32 cpu)
|
|
|
|
{
|
|
|
|
if (WARN_ON(!tegra_cpu_car_ops->out_of_reset))
|
|
|
|
return;
|
|
|
|
|
|
|
|
tegra_cpu_car_ops->out_of_reset(cpu);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tegra_enable_cpu_clock(u32 cpu)
|
|
|
|
{
|
|
|
|
if (WARN_ON(!tegra_cpu_car_ops->enable_clock))
|
|
|
|
return;
|
|
|
|
|
|
|
|
tegra_cpu_car_ops->enable_clock(cpu);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tegra_disable_cpu_clock(u32 cpu)
|
|
|
|
{
|
|
|
|
if (WARN_ON(!tegra_cpu_car_ops->disable_clock))
|
|
|
|
return;
|
|
|
|
|
|
|
|
tegra_cpu_car_ops->disable_clock(cpu);
|
|
|
|
}
|
|
|
|
|
2012-10-31 16:41:19 +07:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
static inline bool tegra_cpu_rail_off_ready(void)
|
|
|
|
{
|
|
|
|
if (WARN_ON(!tegra_cpu_car_ops->rail_off_ready))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return tegra_cpu_car_ops->rail_off_ready();
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tegra_cpu_clock_suspend(void)
|
|
|
|
{
|
|
|
|
if (WARN_ON(!tegra_cpu_car_ops->suspend))
|
|
|
|
return;
|
|
|
|
|
|
|
|
tegra_cpu_car_ops->suspend();
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tegra_cpu_clock_resume(void)
|
|
|
|
{
|
|
|
|
if (WARN_ON(!tegra_cpu_car_ops->resume))
|
|
|
|
return;
|
|
|
|
|
|
|
|
tegra_cpu_car_ops->resume();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2015-06-19 04:28:40 +07:00
|
|
|
extern void tegra210_xusb_pll_hw_control_enable(void);
|
|
|
|
extern void tegra210_xusb_pll_hw_sequence_start(void);
|
|
|
|
extern void tegra210_sata_pll_hw_control_enable(void);
|
|
|
|
extern void tegra210_sata_pll_hw_sequence_start(void);
|
2017-03-15 22:42:05 +07:00
|
|
|
extern void tegra210_set_sata_pll_seq_sw(bool state);
|
2017-02-28 22:19:24 +07:00
|
|
|
extern void tegra210_put_utmipll_in_iddq(void);
|
|
|
|
extern void tegra210_put_utmipll_out_iddq(void);
|
2018-01-25 21:00:12 +07:00
|
|
|
extern int tegra210_clk_handle_mbist_war(unsigned int id);
|
2015-06-19 04:28:40 +07:00
|
|
|
|
2013-01-11 14:46:21 +07:00
|
|
|
#endif /* __LINUX_CLK_TEGRA_H_ */
|