2014-12-24 01:41:52 +07:00
|
|
|
/*
|
|
|
|
* Copyright © 2014 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
|
|
* DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2015-01-13 23:55:00 +07:00
|
|
|
* DOC: atomic plane helpers
|
2014-12-24 01:41:52 +07:00
|
|
|
*
|
|
|
|
* The functions here are used by the atomic plane helper functions to
|
|
|
|
* implement legacy plane updates (i.e., drm_plane->update_plane() and
|
|
|
|
* drm_plane->disable_plane()). This allows plane updates to use the
|
|
|
|
* atomic state infrastructure and perform plane updates as separate
|
|
|
|
* prepare/check/commit/cleanup steps.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <drm/drm_atomic_helper.h>
|
2019-01-26 19:25:24 +07:00
|
|
|
#include <drm/drm_fourcc.h>
|
2014-12-24 01:41:52 +07:00
|
|
|
#include <drm/drm_plane_helper.h>
|
2019-01-26 19:25:24 +07:00
|
|
|
|
2019-04-05 18:00:19 +07:00
|
|
|
#include "intel_atomic_plane.h"
|
2014-12-24 01:41:52 +07:00
|
|
|
#include "intel_drv.h"
|
2019-04-05 18:00:15 +07:00
|
|
|
#include "intel_pm.h"
|
2019-04-05 18:00:24 +07:00
|
|
|
#include "intel_sprite.h"
|
2014-12-24 01:41:52 +07:00
|
|
|
|
2018-11-13 16:28:04 +07:00
|
|
|
struct intel_plane *intel_plane_alloc(void)
|
2015-01-22 07:35:41 +07:00
|
|
|
{
|
2018-11-13 16:28:04 +07:00
|
|
|
struct intel_plane_state *plane_state;
|
|
|
|
struct intel_plane *plane;
|
2015-01-22 07:35:41 +07:00
|
|
|
|
2018-11-13 16:28:04 +07:00
|
|
|
plane = kzalloc(sizeof(*plane), GFP_KERNEL);
|
|
|
|
if (!plane)
|
|
|
|
return ERR_PTR(-ENOMEM);
|
2015-01-22 07:35:41 +07:00
|
|
|
|
2018-11-13 16:28:04 +07:00
|
|
|
plane_state = kzalloc(sizeof(*plane_state), GFP_KERNEL);
|
|
|
|
if (!plane_state) {
|
|
|
|
kfree(plane);
|
|
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
}
|
2015-01-22 07:35:41 +07:00
|
|
|
|
2018-11-13 16:28:04 +07:00
|
|
|
__drm_atomic_helper_plane_reset(&plane->base, &plane_state->base);
|
|
|
|
plane_state->scaler_id = -1;
|
|
|
|
|
|
|
|
return plane;
|
|
|
|
}
|
|
|
|
|
|
|
|
void intel_plane_free(struct intel_plane *plane)
|
|
|
|
{
|
|
|
|
intel_plane_destroy_state(&plane->base, plane->base.state);
|
|
|
|
kfree(plane);
|
2015-01-22 07:35:41 +07:00
|
|
|
}
|
|
|
|
|
2014-12-24 01:41:52 +07:00
|
|
|
/**
|
|
|
|
* intel_plane_duplicate_state - duplicate plane state
|
|
|
|
* @plane: drm plane
|
|
|
|
*
|
|
|
|
* Allocates and returns a copy of the plane state (both common and
|
|
|
|
* Intel-specific) for the specified plane.
|
|
|
|
*
|
2015-01-22 07:35:41 +07:00
|
|
|
* Returns: The newly allocated plane state, or NULL on failure.
|
2014-12-24 01:41:52 +07:00
|
|
|
*/
|
|
|
|
struct drm_plane_state *
|
|
|
|
intel_plane_duplicate_state(struct drm_plane *plane)
|
|
|
|
{
|
2015-01-22 07:35:41 +07:00
|
|
|
struct drm_plane_state *state;
|
|
|
|
struct intel_plane_state *intel_state;
|
2014-12-24 01:41:52 +07:00
|
|
|
|
2015-09-10 21:08:02 +07:00
|
|
|
intel_state = kmemdup(plane->state, sizeof(*intel_state), GFP_KERNEL);
|
2014-12-24 01:41:52 +07:00
|
|
|
|
2015-01-22 07:35:41 +07:00
|
|
|
if (!intel_state)
|
2014-12-24 01:41:52 +07:00
|
|
|
return NULL;
|
|
|
|
|
2015-01-22 07:35:41 +07:00
|
|
|
state = &intel_state->base;
|
2015-04-21 21:12:58 +07:00
|
|
|
|
|
|
|
__drm_atomic_helper_plane_duplicate_state(plane, state);
|
2014-12-24 01:41:52 +07:00
|
|
|
|
2017-01-16 22:21:27 +07:00
|
|
|
intel_state->vma = NULL;
|
2018-02-20 20:42:06 +07:00
|
|
|
intel_state->flags = 0;
|
2017-01-16 22:21:27 +07:00
|
|
|
|
2015-01-22 07:35:41 +07:00
|
|
|
return state;
|
2014-12-24 01:41:52 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* intel_plane_destroy_state - destroy plane state
|
|
|
|
* @plane: drm plane
|
2015-01-13 23:55:00 +07:00
|
|
|
* @state: state object to destroy
|
2014-12-24 01:41:52 +07:00
|
|
|
*
|
|
|
|
* Destroys the plane state (both common and Intel-specific) for the
|
|
|
|
* specified plane.
|
|
|
|
*/
|
|
|
|
void
|
|
|
|
intel_plane_destroy_state(struct drm_plane *plane,
|
|
|
|
struct drm_plane_state *state)
|
|
|
|
{
|
2017-05-11 15:28:44 +07:00
|
|
|
WARN_ON(to_intel_plane_state(state)->vma);
|
2017-01-16 22:21:27 +07:00
|
|
|
|
2014-12-24 01:41:52 +07:00
|
|
|
drm_atomic_helper_plane_destroy_state(plane, state);
|
|
|
|
}
|
|
|
|
|
2017-08-23 22:22:23 +07:00
|
|
|
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
|
2019-01-12 00:08:11 +07:00
|
|
|
struct intel_crtc_state *new_crtc_state,
|
2017-08-23 22:22:23 +07:00
|
|
|
const struct intel_plane_state *old_plane_state,
|
2019-01-12 00:08:11 +07:00
|
|
|
struct intel_plane_state *new_plane_state)
|
2014-12-24 01:41:52 +07:00
|
|
|
{
|
2019-01-12 00:08:11 +07:00
|
|
|
struct intel_plane *plane = to_intel_plane(new_plane_state->base.plane);
|
2015-06-15 17:33:44 +07:00
|
|
|
int ret;
|
2014-12-24 01:41:52 +07:00
|
|
|
|
2019-01-12 00:08:11 +07:00
|
|
|
new_crtc_state->active_planes &= ~BIT(plane->id);
|
|
|
|
new_crtc_state->nv12_planes &= ~BIT(plane->id);
|
2019-02-08 03:21:45 +07:00
|
|
|
new_crtc_state->c8_planes &= ~BIT(plane->id);
|
2019-01-12 00:08:11 +07:00
|
|
|
new_plane_state->base.visible = false;
|
2018-09-20 17:27:06 +07:00
|
|
|
|
2019-01-12 00:08:11 +07:00
|
|
|
if (!new_plane_state->base.crtc && !old_plane_state->base.crtc)
|
2015-01-22 07:35:48 +07:00
|
|
|
return 0;
|
|
|
|
|
2019-01-12 00:08:11 +07:00
|
|
|
ret = plane->check_plane(new_crtc_state, new_plane_state);
|
2015-06-15 17:33:55 +07:00
|
|
|
if (ret)
|
2015-06-15 17:33:44 +07:00
|
|
|
return ret;
|
|
|
|
|
2017-03-03 00:14:51 +07:00
|
|
|
/* FIXME pre-g4x don't work like this */
|
2019-01-12 00:08:11 +07:00
|
|
|
if (new_plane_state->base.visible)
|
|
|
|
new_crtc_state->active_planes |= BIT(plane->id);
|
2017-03-03 00:14:51 +07:00
|
|
|
|
2019-01-12 00:08:11 +07:00
|
|
|
if (new_plane_state->base.visible &&
|
2019-03-04 18:56:31 +07:00
|
|
|
is_planar_yuv_format(new_plane_state->base.fb->format->format))
|
2019-01-12 00:08:11 +07:00
|
|
|
new_crtc_state->nv12_planes |= BIT(plane->id);
|
2018-05-12 04:33:12 +07:00
|
|
|
|
2019-02-08 03:21:45 +07:00
|
|
|
if (new_plane_state->base.visible &&
|
|
|
|
new_plane_state->base.fb->format->format == DRM_FORMAT_C8)
|
|
|
|
new_crtc_state->c8_planes |= BIT(plane->id);
|
|
|
|
|
2019-01-12 00:08:11 +07:00
|
|
|
if (new_plane_state->base.visible || old_plane_state->base.visible)
|
|
|
|
new_crtc_state->update_planes |= BIT(plane->id);
|
2018-11-27 23:37:42 +07:00
|
|
|
|
2017-08-23 22:22:23 +07:00
|
|
|
return intel_plane_atomic_calc_changes(old_crtc_state,
|
2019-01-12 00:08:11 +07:00
|
|
|
&new_crtc_state->base,
|
2017-08-23 22:22:23 +07:00
|
|
|
old_plane_state,
|
2019-01-12 00:08:11 +07:00
|
|
|
&new_plane_state->base);
|
2014-12-24 01:41:52 +07:00
|
|
|
}
|
|
|
|
|
2016-12-12 17:34:55 +07:00
|
|
|
static int intel_plane_atomic_check(struct drm_plane *plane,
|
2017-08-23 22:22:23 +07:00
|
|
|
struct drm_plane_state *new_plane_state)
|
2016-12-12 17:34:55 +07:00
|
|
|
{
|
2017-08-23 22:22:23 +07:00
|
|
|
struct drm_atomic_state *state = new_plane_state->state;
|
|
|
|
const struct drm_plane_state *old_plane_state =
|
|
|
|
drm_atomic_get_old_plane_state(state, plane);
|
|
|
|
struct drm_crtc *crtc = new_plane_state->crtc ?: old_plane_state->crtc;
|
|
|
|
const struct drm_crtc_state *old_crtc_state;
|
|
|
|
struct drm_crtc_state *new_crtc_state;
|
2016-12-12 17:34:55 +07:00
|
|
|
|
2018-09-20 17:27:06 +07:00
|
|
|
new_plane_state->visible = false;
|
2016-12-12 17:34:55 +07:00
|
|
|
if (!crtc)
|
|
|
|
return 0;
|
|
|
|
|
2017-08-23 22:22:23 +07:00
|
|
|
old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc);
|
|
|
|
new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
|
2016-12-12 17:34:55 +07:00
|
|
|
|
2017-08-23 22:22:23 +07:00
|
|
|
return intel_plane_atomic_check_with_state(to_intel_crtc_state(old_crtc_state),
|
|
|
|
to_intel_crtc_state(new_crtc_state),
|
|
|
|
to_intel_plane_state(old_plane_state),
|
|
|
|
to_intel_plane_state(new_plane_state));
|
2016-12-12 17:34:55 +07:00
|
|
|
}
|
|
|
|
|
2018-11-15 04:07:27 +07:00
|
|
|
static struct intel_plane *
|
|
|
|
skl_next_plane_to_commit(struct intel_atomic_state *state,
|
|
|
|
struct intel_crtc *crtc,
|
|
|
|
struct skl_ddb_entry entries_y[I915_MAX_PLANES],
|
|
|
|
struct skl_ddb_entry entries_uv[I915_MAX_PLANES],
|
|
|
|
unsigned int *update_mask)
|
2014-12-24 01:41:52 +07:00
|
|
|
{
|
2018-11-15 04:07:27 +07:00
|
|
|
struct intel_crtc_state *crtc_state =
|
|
|
|
intel_atomic_get_new_crtc_state(state, crtc);
|
|
|
|
struct intel_plane_state *plane_state;
|
2018-09-20 17:27:08 +07:00
|
|
|
struct intel_plane *plane;
|
|
|
|
int i;
|
|
|
|
|
2018-11-15 04:07:27 +07:00
|
|
|
if (*update_mask == 0)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
|
|
|
|
enum plane_id plane_id = plane->id;
|
|
|
|
|
2018-09-20 17:27:08 +07:00
|
|
|
if (crtc->pipe != plane->pipe ||
|
2018-11-15 04:07:27 +07:00
|
|
|
!(*update_mask & BIT(plane_id)))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (skl_ddb_allocation_overlaps(&crtc_state->wm.skl.plane_ddb_y[plane_id],
|
|
|
|
entries_y,
|
|
|
|
I915_MAX_PLANES, plane_id) ||
|
|
|
|
skl_ddb_allocation_overlaps(&crtc_state->wm.skl.plane_ddb_uv[plane_id],
|
|
|
|
entries_uv,
|
|
|
|
I915_MAX_PLANES, plane_id))
|
2018-09-20 17:27:08 +07:00
|
|
|
continue;
|
2016-01-07 17:54:07 +07:00
|
|
|
|
2018-11-15 04:07:27 +07:00
|
|
|
*update_mask &= ~BIT(plane_id);
|
|
|
|
entries_y[plane_id] = crtc_state->wm.skl.plane_ddb_y[plane_id];
|
|
|
|
entries_uv[plane_id] = crtc_state->wm.skl.plane_ddb_uv[plane_id];
|
|
|
|
|
|
|
|
return plane;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* should never happen */
|
|
|
|
WARN_ON(1);
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2019-02-07 03:49:10 +07:00
|
|
|
void intel_update_plane(struct intel_plane *plane,
|
|
|
|
const struct intel_crtc_state *crtc_state,
|
|
|
|
const struct intel_plane_state *plane_state)
|
|
|
|
{
|
|
|
|
struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
|
|
|
|
|
|
|
|
trace_intel_update_plane(&plane->base, crtc);
|
|
|
|
plane->update_plane(plane, crtc_state, plane_state);
|
|
|
|
}
|
|
|
|
|
|
|
|
void intel_update_slave(struct intel_plane *plane,
|
|
|
|
const struct intel_crtc_state *crtc_state,
|
|
|
|
const struct intel_plane_state *plane_state)
|
|
|
|
{
|
|
|
|
struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
|
|
|
|
|
|
|
|
trace_intel_update_plane(&plane->base, crtc);
|
|
|
|
plane->update_slave(plane, crtc_state, plane_state);
|
|
|
|
}
|
|
|
|
|
|
|
|
void intel_disable_plane(struct intel_plane *plane,
|
|
|
|
const struct intel_crtc_state *crtc_state)
|
|
|
|
{
|
|
|
|
struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
|
|
|
|
|
|
|
|
trace_intel_disable_plane(&plane->base, crtc);
|
|
|
|
plane->disable_plane(plane, crtc_state);
|
|
|
|
}
|
|
|
|
|
2018-11-15 04:07:27 +07:00
|
|
|
void skl_update_planes_on_crtc(struct intel_atomic_state *state,
|
|
|
|
struct intel_crtc *crtc)
|
|
|
|
{
|
|
|
|
struct intel_crtc_state *old_crtc_state =
|
|
|
|
intel_atomic_get_old_crtc_state(state, crtc);
|
|
|
|
struct intel_crtc_state *new_crtc_state =
|
|
|
|
intel_atomic_get_new_crtc_state(state, crtc);
|
|
|
|
struct skl_ddb_entry entries_y[I915_MAX_PLANES];
|
|
|
|
struct skl_ddb_entry entries_uv[I915_MAX_PLANES];
|
|
|
|
u32 update_mask = new_crtc_state->update_planes;
|
|
|
|
struct intel_plane *plane;
|
|
|
|
|
|
|
|
memcpy(entries_y, old_crtc_state->wm.skl.plane_ddb_y,
|
|
|
|
sizeof(old_crtc_state->wm.skl.plane_ddb_y));
|
|
|
|
memcpy(entries_uv, old_crtc_state->wm.skl.plane_ddb_uv,
|
|
|
|
sizeof(old_crtc_state->wm.skl.plane_ddb_uv));
|
|
|
|
|
|
|
|
while ((plane = skl_next_plane_to_commit(state, crtc,
|
|
|
|
entries_y, entries_uv,
|
|
|
|
&update_mask))) {
|
|
|
|
struct intel_plane_state *new_plane_state =
|
|
|
|
intel_atomic_get_new_plane_state(state, plane);
|
|
|
|
|
2018-09-20 17:27:08 +07:00
|
|
|
if (new_plane_state->base.visible) {
|
2019-02-07 03:49:10 +07:00
|
|
|
intel_update_plane(plane, new_crtc_state, new_plane_state);
|
drm/i915/gen11: Link nv12 Y and UV planes in the atomic state, v5.
To make NV12 working on icl, we need to update 2 planes simultaneously.
I've chosen to do this in the CRTC step after plane validation is done,
so we know what planes are (in)visible. The linked Y plane will get
updated in intel_plane_update_planes_on_crtc(), by the call to
update_slave, which gets the master's plane_state as argument.
The link requires both planes for atomic_update to work,
so make sure skl_ddb_add_affected_planes() adds both states.
Changes since v1:
- Introduce icl_is_nv12_y_plane(), instead of hardcoding sprite numbers.
- Put all the state updating login in intel_plane_atomic_check_with_state().
- Clean up changes in intel_plane_atomic_check().
Changes since v2:
- Fix intel_atomic_get_old_plane_state() to actually return old state.
- Move visibility changes to preparation patch.
- Only try to find a Y plane on gen11, earlier platforms only require
a single plane.
Changes since v3:
- Fix checkpatch warning about to_intel_crtc() usage.
- Add affected planes from icl_add_linked_planes() before check_planes(),
it's a cleaner way to do this. (Ville)
Changes since v4:
- Clear plane links in icl_check_nv12_planes() for clarity.
- Only pass crtc_state to icl_check_nv12_planes().
- Use for_each_new_intel_plane_in_state() in icl_check_nv12_planes.
- Rename aux to linked. (Ville)
Signed-off-by: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20181022135152.15324-1-maarten.lankhorst@linux.intel.com
[mlankhorst: Change bool slave to u32, to satisfy checkpatch]
[mlankhorst: Add WARN_ON's based on Ville's suggestion]
2018-10-22 20:51:52 +07:00
|
|
|
} else if (new_plane_state->slave) {
|
|
|
|
struct intel_plane *master =
|
|
|
|
new_plane_state->linked_plane;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We update the slave plane from this function because
|
|
|
|
* programming it from the master plane's update_plane
|
|
|
|
* callback runs into issues when the Y plane is
|
|
|
|
* reassigned, disabled or used by a different plane.
|
|
|
|
*
|
|
|
|
* The slave plane is updated with the master plane's
|
|
|
|
* plane_state.
|
|
|
|
*/
|
|
|
|
new_plane_state =
|
2018-11-15 04:07:27 +07:00
|
|
|
intel_atomic_get_new_plane_state(state, master);
|
drm/i915/gen11: Link nv12 Y and UV planes in the atomic state, v5.
To make NV12 working on icl, we need to update 2 planes simultaneously.
I've chosen to do this in the CRTC step after plane validation is done,
so we know what planes are (in)visible. The linked Y plane will get
updated in intel_plane_update_planes_on_crtc(), by the call to
update_slave, which gets the master's plane_state as argument.
The link requires both planes for atomic_update to work,
so make sure skl_ddb_add_affected_planes() adds both states.
Changes since v1:
- Introduce icl_is_nv12_y_plane(), instead of hardcoding sprite numbers.
- Put all the state updating login in intel_plane_atomic_check_with_state().
- Clean up changes in intel_plane_atomic_check().
Changes since v2:
- Fix intel_atomic_get_old_plane_state() to actually return old state.
- Move visibility changes to preparation patch.
- Only try to find a Y plane on gen11, earlier platforms only require
a single plane.
Changes since v3:
- Fix checkpatch warning about to_intel_crtc() usage.
- Add affected planes from icl_add_linked_planes() before check_planes(),
it's a cleaner way to do this. (Ville)
Changes since v4:
- Clear plane links in icl_check_nv12_planes() for clarity.
- Only pass crtc_state to icl_check_nv12_planes().
- Use for_each_new_intel_plane_in_state() in icl_check_nv12_planes.
- Rename aux to linked. (Ville)
Signed-off-by: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20181022135152.15324-1-maarten.lankhorst@linux.intel.com
[mlankhorst: Change bool slave to u32, to satisfy checkpatch]
[mlankhorst: Add WARN_ON's based on Ville's suggestion]
2018-10-22 20:51:52 +07:00
|
|
|
|
2019-02-07 03:49:10 +07:00
|
|
|
intel_update_slave(plane, new_crtc_state, new_plane_state);
|
2018-09-20 17:27:08 +07:00
|
|
|
} else {
|
2019-02-07 03:49:10 +07:00
|
|
|
intel_disable_plane(plane, new_crtc_state);
|
2018-11-15 04:07:27 +07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2017-03-03 00:15:05 +07:00
|
|
|
|
2018-11-15 04:07:27 +07:00
|
|
|
void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
|
|
|
|
struct intel_crtc *crtc)
|
|
|
|
{
|
|
|
|
struct intel_crtc_state *new_crtc_state =
|
|
|
|
intel_atomic_get_new_crtc_state(state, crtc);
|
|
|
|
u32 update_mask = new_crtc_state->update_planes;
|
|
|
|
struct intel_plane_state *new_plane_state;
|
|
|
|
struct intel_plane *plane;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for_each_new_intel_plane_in_state(state, plane, new_plane_state, i) {
|
|
|
|
if (crtc->pipe != plane->pipe ||
|
|
|
|
!(update_mask & BIT(plane->id)))
|
|
|
|
continue;
|
|
|
|
|
2019-02-07 03:49:10 +07:00
|
|
|
if (new_plane_state->base.visible)
|
|
|
|
intel_update_plane(plane, new_crtc_state, new_plane_state);
|
|
|
|
else
|
|
|
|
intel_disable_plane(plane, new_crtc_state);
|
2017-03-03 00:15:05 +07:00
|
|
|
}
|
2014-12-24 01:41:52 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
const struct drm_plane_helper_funcs intel_plane_helper_funcs = {
|
|
|
|
.prepare_fb = intel_prepare_plane_fb,
|
|
|
|
.cleanup_fb = intel_cleanup_plane_fb,
|
|
|
|
.atomic_check = intel_plane_atomic_check,
|
|
|
|
};
|
|
|
|
|
2015-01-22 07:35:43 +07:00
|
|
|
/**
|
|
|
|
* intel_plane_atomic_get_property - fetch plane property value
|
|
|
|
* @plane: plane to fetch property for
|
|
|
|
* @state: state containing the property value
|
|
|
|
* @property: property to look up
|
|
|
|
* @val: pointer to write property value into
|
|
|
|
*
|
|
|
|
* The DRM core does not store shadow copies of properties for
|
|
|
|
* atomic-capable drivers. This entrypoint is used to fetch
|
|
|
|
* the current value of a driver-specific plane property.
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
intel_plane_atomic_get_property(struct drm_plane *plane,
|
|
|
|
const struct drm_plane_state *state,
|
|
|
|
struct drm_property *property,
|
2019-01-16 16:15:19 +07:00
|
|
|
u64 *val)
|
2015-01-22 07:35:43 +07:00
|
|
|
{
|
2018-06-12 02:34:03 +07:00
|
|
|
DRM_DEBUG_KMS("Unknown property [PROP:%d:%s]\n",
|
|
|
|
property->base.id, property->name);
|
2015-02-26 20:49:18 +07:00
|
|
|
return -EINVAL;
|
2015-01-22 07:35:43 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* intel_plane_atomic_set_property - set plane property value
|
|
|
|
* @plane: plane to set property for
|
|
|
|
* @state: state to update property value in
|
|
|
|
* @property: property to set
|
|
|
|
* @val: value to set property to
|
|
|
|
*
|
|
|
|
* Writes the specified property value for a plane into the provided atomic
|
|
|
|
* state object.
|
|
|
|
*
|
|
|
|
* Returns 0 on success, -EINVAL on unrecognized properties
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
intel_plane_atomic_set_property(struct drm_plane *plane,
|
|
|
|
struct drm_plane_state *state,
|
|
|
|
struct drm_property *property,
|
2019-01-16 16:15:19 +07:00
|
|
|
u64 val)
|
2015-01-22 07:35:43 +07:00
|
|
|
{
|
2018-06-12 02:34:03 +07:00
|
|
|
DRM_DEBUG_KMS("Unknown property [PROP:%d:%s]\n",
|
|
|
|
property->base.id, property->name);
|
2015-02-26 20:49:18 +07:00
|
|
|
return -EINVAL;
|
2015-01-22 07:35:43 +07:00
|
|
|
}
|