2012-05-11 21:25:46 +07:00
|
|
|
/*
|
|
|
|
* bits.h - register bits of the ChipIdea USB IP core
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
|
|
|
|
*
|
|
|
|
* Author: David Lopo
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __DRIVERS_USB_CHIPIDEA_BITS_H
|
|
|
|
#define __DRIVERS_USB_CHIPIDEA_BITS_H
|
|
|
|
|
2012-05-11 21:25:53 +07:00
|
|
|
#include <linux/usb/ehci_def.h>
|
|
|
|
|
2015-02-11 11:44:55 +07:00
|
|
|
/*
|
|
|
|
* ID
|
|
|
|
* For 1.x revision, bit24 - bit31 are reserved
|
|
|
|
* For 2.x revision, bit25 - bit28 are 0x2
|
|
|
|
*/
|
|
|
|
#define TAG (0x1F << 16)
|
|
|
|
#define REVISION (0xF << 21)
|
|
|
|
#define VERSION (0xF << 25)
|
|
|
|
#define CIVERSION (0x7 << 29)
|
|
|
|
|
2015-03-17 13:21:00 +07:00
|
|
|
/* SBUSCFG */
|
|
|
|
#define AHBBRST_MASK 0x7
|
|
|
|
|
2012-05-11 21:25:46 +07:00
|
|
|
/* HCCPARAMS */
|
|
|
|
#define HCCPARAMS_LEN BIT(17)
|
|
|
|
|
|
|
|
/* DCCPARAMS */
|
|
|
|
#define DCCPARAMS_DEN (0x1F << 0)
|
|
|
|
#define DCCPARAMS_DC BIT(7)
|
2012-05-11 21:25:54 +07:00
|
|
|
#define DCCPARAMS_HC BIT(8)
|
2012-05-11 21:25:46 +07:00
|
|
|
|
|
|
|
/* TESTMODE */
|
|
|
|
#define TESTMODE_FORCE BIT(0)
|
|
|
|
|
|
|
|
/* USBCMD */
|
|
|
|
#define USBCMD_RS BIT(0)
|
|
|
|
#define USBCMD_RST BIT(1)
|
|
|
|
#define USBCMD_SUTW BIT(13)
|
|
|
|
#define USBCMD_ATDTW BIT(14)
|
|
|
|
|
|
|
|
/* USBSTS & USBINTR */
|
|
|
|
#define USBi_UI BIT(0)
|
|
|
|
#define USBi_UEI BIT(1)
|
|
|
|
#define USBi_PCI BIT(2)
|
|
|
|
#define USBi_URI BIT(6)
|
|
|
|
#define USBi_SLI BIT(8)
|
|
|
|
|
|
|
|
/* DEVICEADDR */
|
|
|
|
#define DEVICEADDR_USBADRA BIT(24)
|
|
|
|
#define DEVICEADDR_USBADR (0x7FUL << 25)
|
|
|
|
|
usb: chipidea: add ttctrl.ttha control interface
The register of ttctrl.ttha describes like below:
- Internal TT Hub Address Representation
- RW
- Default = 0000000b
This field is used to match against the Hub Address field in QH & siTD
to determine if the packet is routed to the internal TT for directly
attached FS/LS devices. If the Hub Address in the QH or siTD does not
match this address then the packet will be broadcast on the High Speed
ports destined for a downstream High Speed hub with the address in the QH/siTD.
In silicon RTL, this entry only affects QH and siTD, and the hub.addr at
both QH and siTD are 0 in ehci core for chipidea (with hcd->has_tt = 1).
So, for QH, if the "usage_tt" flag at RTL is 0, set CI_HDRC_SET_NON_ZERO_TTHA
will not affect QH (with non-hs device); for siTD, set this flag
will change remaining space requirement for the last transaction from 1023
bytes to 188 bytes, it can increase the number of transactions within one
frame, ehci periodic schedule code will not queue the packet if the frame space
is full, so it is safe to set this flag for siTD.
With this flag, it can fix the problem Alan Stern reported below:
http://www.spinics.net/lists/linux-usb/msg123125.html
And may fix Michael Tessier's problem too.
http://www.spinics.net/lists/linux-usb/msg118679.html
CC: stern@rowland.harvard.edu
CC: michael.tessier@axiontech.ca
Signed-off-by: Peter Chen <peter.chen@freescale.com>
2015-06-18 10:51:53 +07:00
|
|
|
/* TTCTRL */
|
|
|
|
#define TTCTRL_TTHA_MASK (0x7fUL << 24)
|
|
|
|
/* Set non-zero value for internal TT Hub address representation */
|
|
|
|
#define TTCTRL_TTHA (0x7fUL << 24)
|
|
|
|
|
2015-03-17 16:32:45 +07:00
|
|
|
/* BURSTSIZE */
|
|
|
|
#define RX_BURST_MASK 0xff
|
|
|
|
#define TX_BURST_MASK 0xff00
|
|
|
|
|
2012-05-11 21:25:46 +07:00
|
|
|
/* PORTSC */
|
2014-04-23 14:56:48 +07:00
|
|
|
#define PORTSC_CCS BIT(0)
|
|
|
|
#define PORTSC_CSC BIT(1)
|
|
|
|
#define PORTSC_PEC BIT(3)
|
|
|
|
#define PORTSC_OCC BIT(5)
|
2012-05-11 21:25:46 +07:00
|
|
|
#define PORTSC_FPR BIT(6)
|
|
|
|
#define PORTSC_SUSP BIT(7)
|
|
|
|
#define PORTSC_HSP BIT(9)
|
2014-04-23 14:56:48 +07:00
|
|
|
#define PORTSC_PP BIT(12)
|
2012-05-11 21:25:46 +07:00
|
|
|
#define PORTSC_PTC (0x0FUL << 16)
|
2015-02-11 11:45:03 +07:00
|
|
|
#define PORTSC_WKCN BIT(20)
|
2013-09-24 11:47:55 +07:00
|
|
|
#define PORTSC_PHCD(d) ((d) ? BIT(22) : BIT(23))
|
2013-06-13 21:59:56 +07:00
|
|
|
/* PTS and PTW for non lpm version only */
|
2014-02-19 12:41:43 +07:00
|
|
|
#define PORTSC_PFSC BIT(24)
|
2013-06-13 21:59:56 +07:00
|
|
|
#define PORTSC_PTS(d) \
|
2013-07-29 17:09:56 +07:00
|
|
|
(u32)((((d) & 0x3) << 30) | (((d) & 0x4) ? BIT(25) : 0))
|
2013-06-13 21:59:56 +07:00
|
|
|
#define PORTSC_PTW BIT(28)
|
|
|
|
#define PORTSC_STS BIT(29)
|
2012-05-11 21:25:46 +07:00
|
|
|
|
2014-04-23 14:56:48 +07:00
|
|
|
#define PORTSC_W1C_BITS \
|
|
|
|
(PORTSC_CSC | PORTSC_PEC | PORTSC_OCC)
|
|
|
|
|
2012-05-11 21:25:46 +07:00
|
|
|
/* DEVLC */
|
2014-02-19 12:41:43 +07:00
|
|
|
#define DEVLC_PFSC BIT(23)
|
2012-05-11 21:25:46 +07:00
|
|
|
#define DEVLC_PSPD (0x03UL << 25)
|
2013-06-13 21:59:56 +07:00
|
|
|
#define DEVLC_PSPD_HS (0x02UL << 25)
|
|
|
|
#define DEVLC_PTW BIT(27)
|
|
|
|
#define DEVLC_STS BIT(28)
|
2013-07-29 17:09:56 +07:00
|
|
|
#define DEVLC_PTS(d) (u32)(((d) & 0x7) << 29)
|
2013-06-13 21:59:56 +07:00
|
|
|
|
|
|
|
/* Encoding for DEVLC_PTS and PORTSC_PTS */
|
|
|
|
#define PTS_UTMI 0
|
|
|
|
#define PTS_ULPI 2
|
|
|
|
#define PTS_SERIAL 3
|
|
|
|
#define PTS_HSIC 4
|
2012-05-11 21:25:46 +07:00
|
|
|
|
2012-05-11 21:25:47 +07:00
|
|
|
/* OTGSC */
|
|
|
|
#define OTGSC_IDPU BIT(5)
|
2014-04-23 14:56:48 +07:00
|
|
|
#define OTGSC_HADP BIT(6)
|
2014-04-23 14:56:49 +07:00
|
|
|
#define OTGSC_HABA BIT(7)
|
2012-05-11 21:25:47 +07:00
|
|
|
#define OTGSC_ID BIT(8)
|
|
|
|
#define OTGSC_AVV BIT(9)
|
|
|
|
#define OTGSC_ASV BIT(10)
|
|
|
|
#define OTGSC_BSV BIT(11)
|
|
|
|
#define OTGSC_BSE BIT(12)
|
|
|
|
#define OTGSC_IDIS BIT(16)
|
|
|
|
#define OTGSC_AVVIS BIT(17)
|
|
|
|
#define OTGSC_ASVIS BIT(18)
|
|
|
|
#define OTGSC_BSVIS BIT(19)
|
|
|
|
#define OTGSC_BSEIS BIT(20)
|
2013-08-14 16:44:06 +07:00
|
|
|
#define OTGSC_1MSIS BIT(21)
|
|
|
|
#define OTGSC_DPIS BIT(22)
|
2012-05-11 21:25:47 +07:00
|
|
|
#define OTGSC_IDIE BIT(24)
|
|
|
|
#define OTGSC_AVVIE BIT(25)
|
|
|
|
#define OTGSC_ASVIE BIT(26)
|
|
|
|
#define OTGSC_BSVIE BIT(27)
|
|
|
|
#define OTGSC_BSEIE BIT(28)
|
2013-08-14 16:44:06 +07:00
|
|
|
#define OTGSC_1MSIE BIT(29)
|
|
|
|
#define OTGSC_DPIE BIT(30)
|
|
|
|
#define OTGSC_INT_EN_BITS (OTGSC_IDIE | OTGSC_AVVIE | OTGSC_ASVIE \
|
|
|
|
| OTGSC_BSVIE | OTGSC_BSEIE | OTGSC_1MSIE \
|
|
|
|
| OTGSC_DPIE)
|
|
|
|
#define OTGSC_INT_STATUS_BITS (OTGSC_IDIS | OTGSC_AVVIS | OTGSC_ASVIS \
|
|
|
|
| OTGSC_BSVIS | OTGSC_BSEIS | OTGSC_1MSIS \
|
|
|
|
| OTGSC_DPIS)
|
2012-05-11 21:25:47 +07:00
|
|
|
|
2012-05-11 21:25:46 +07:00
|
|
|
/* USBMODE */
|
|
|
|
#define USBMODE_CM (0x03UL << 0)
|
2012-05-11 21:25:53 +07:00
|
|
|
#define USBMODE_CM_DC (0x02UL << 0)
|
2012-05-11 21:25:46 +07:00
|
|
|
#define USBMODE_SLOM BIT(3)
|
2012-05-11 21:25:53 +07:00
|
|
|
#define USBMODE_CI_SDIS BIT(4)
|
2012-05-11 21:25:46 +07:00
|
|
|
|
|
|
|
/* ENDPTCTRL */
|
|
|
|
#define ENDPTCTRL_RXS BIT(0)
|
|
|
|
#define ENDPTCTRL_RXT (0x03UL << 2)
|
|
|
|
#define ENDPTCTRL_RXR BIT(6) /* reserved for port 0 */
|
|
|
|
#define ENDPTCTRL_RXE BIT(7)
|
|
|
|
#define ENDPTCTRL_TXS BIT(16)
|
|
|
|
#define ENDPTCTRL_TXT (0x03UL << 18)
|
|
|
|
#define ENDPTCTRL_TXR BIT(22) /* reserved for port 0 */
|
|
|
|
#define ENDPTCTRL_TXE BIT(23)
|
|
|
|
|
|
|
|
#endif /* __DRIVERS_USB_CHIPIDEA_BITS_H */
|