2011-01-05 03:28:14 +07:00
|
|
|
/*
|
|
|
|
* Atheros AR71xx/AR724x/AR913x specific interrupt handling
|
|
|
|
*
|
2012-03-14 16:45:25 +07:00
|
|
|
* Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
|
2012-03-14 16:45:24 +07:00
|
|
|
* Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
|
2011-01-05 03:28:14 +07:00
|
|
|
* Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
|
|
|
|
*
|
2012-03-14 16:45:25 +07:00
|
|
|
* Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
|
2011-01-05 03:28:14 +07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published
|
|
|
|
* by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/interrupt.h>
|
2015-05-31 06:52:29 +07:00
|
|
|
#include <linux/irqchip.h>
|
|
|
|
#include <linux/of_irq.h>
|
2011-01-05 03:28:14 +07:00
|
|
|
|
|
|
|
#include <asm/irq_cpu.h>
|
|
|
|
#include <asm/mipsregs.h>
|
|
|
|
|
|
|
|
#include <asm/mach-ath79/ath79.h>
|
|
|
|
#include <asm/mach-ath79/ar71xx_regs.h>
|
|
|
|
#include "common.h"
|
2015-05-31 06:52:29 +07:00
|
|
|
#include "machtypes.h"
|
2011-01-05 03:28:14 +07:00
|
|
|
|
|
|
|
|
2015-09-14 15:42:37 +07:00
|
|
|
static void ar934x_ip2_irq_dispatch(struct irq_desc *desc)
|
2012-03-14 16:45:25 +07:00
|
|
|
{
|
|
|
|
u32 status;
|
|
|
|
|
|
|
|
status = ath79_reset_rr(AR934X_RESET_REG_PCIE_WMAC_INT_STATUS);
|
|
|
|
|
|
|
|
if (status & AR934X_PCIE_WMAC_INT_PCIE_ALL) {
|
2015-04-19 19:30:03 +07:00
|
|
|
ath79_ddr_wb_flush(3);
|
2012-03-14 16:45:25 +07:00
|
|
|
generic_handle_irq(ATH79_IP2_IRQ(0));
|
|
|
|
} else if (status & AR934X_PCIE_WMAC_INT_WMAC_ALL) {
|
2015-04-19 19:30:03 +07:00
|
|
|
ath79_ddr_wb_flush(4);
|
2012-03-14 16:45:25 +07:00
|
|
|
generic_handle_irq(ATH79_IP2_IRQ(1));
|
|
|
|
} else {
|
|
|
|
spurious_interrupt();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ar934x_ip2_irq_init(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = ATH79_IP2_IRQ_BASE;
|
|
|
|
i < ATH79_IP2_IRQ_BASE + ATH79_IP2_IRQ_COUNT; i++)
|
|
|
|
irq_set_chip_and_handler(i, &dummy_irq_chip,
|
|
|
|
handle_level_irq);
|
|
|
|
|
2013-02-08 02:32:23 +07:00
|
|
|
irq_set_chained_handler(ATH79_CPU_IRQ(2), ar934x_ip2_irq_dispatch);
|
2012-03-14 16:45:25 +07:00
|
|
|
}
|
|
|
|
|
2015-09-14 15:42:37 +07:00
|
|
|
static void qca955x_ip2_irq_dispatch(struct irq_desc *desc)
|
2013-02-16 01:53:47 +07:00
|
|
|
{
|
|
|
|
u32 status;
|
|
|
|
|
|
|
|
status = ath79_reset_rr(QCA955X_RESET_REG_EXT_INT_STATUS);
|
|
|
|
status &= QCA955X_EXT_INT_PCIE_RC1_ALL | QCA955X_EXT_INT_WMAC_ALL;
|
|
|
|
|
|
|
|
if (status == 0) {
|
|
|
|
spurious_interrupt();
|
2015-07-14 03:46:06 +07:00
|
|
|
return;
|
2013-02-16 01:53:47 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (status & QCA955X_EXT_INT_PCIE_RC1_ALL) {
|
|
|
|
/* TODO: flush DDR? */
|
|
|
|
generic_handle_irq(ATH79_IP2_IRQ(0));
|
|
|
|
}
|
|
|
|
|
|
|
|
if (status & QCA955X_EXT_INT_WMAC_ALL) {
|
|
|
|
/* TODO: flush DDR? */
|
|
|
|
generic_handle_irq(ATH79_IP2_IRQ(1));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-09-14 15:42:37 +07:00
|
|
|
static void qca955x_ip3_irq_dispatch(struct irq_desc *desc)
|
2013-02-16 01:53:47 +07:00
|
|
|
{
|
|
|
|
u32 status;
|
|
|
|
|
|
|
|
status = ath79_reset_rr(QCA955X_RESET_REG_EXT_INT_STATUS);
|
|
|
|
status &= QCA955X_EXT_INT_PCIE_RC2_ALL |
|
|
|
|
QCA955X_EXT_INT_USB1 |
|
|
|
|
QCA955X_EXT_INT_USB2;
|
|
|
|
|
|
|
|
if (status == 0) {
|
|
|
|
spurious_interrupt();
|
2015-07-14 03:46:06 +07:00
|
|
|
return;
|
2013-02-16 01:53:47 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (status & QCA955X_EXT_INT_USB1) {
|
|
|
|
/* TODO: flush DDR? */
|
|
|
|
generic_handle_irq(ATH79_IP3_IRQ(0));
|
|
|
|
}
|
|
|
|
|
|
|
|
if (status & QCA955X_EXT_INT_USB2) {
|
|
|
|
/* TODO: flush DDR? */
|
|
|
|
generic_handle_irq(ATH79_IP3_IRQ(1));
|
|
|
|
}
|
|
|
|
|
|
|
|
if (status & QCA955X_EXT_INT_PCIE_RC2_ALL) {
|
|
|
|
/* TODO: flush DDR? */
|
|
|
|
generic_handle_irq(ATH79_IP3_IRQ(2));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void qca955x_irq_init(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = ATH79_IP2_IRQ_BASE;
|
|
|
|
i < ATH79_IP2_IRQ_BASE + ATH79_IP2_IRQ_COUNT; i++)
|
|
|
|
irq_set_chip_and_handler(i, &dummy_irq_chip,
|
|
|
|
handle_level_irq);
|
|
|
|
|
|
|
|
irq_set_chained_handler(ATH79_CPU_IRQ(2), qca955x_ip2_irq_dispatch);
|
|
|
|
|
|
|
|
for (i = ATH79_IP3_IRQ_BASE;
|
|
|
|
i < ATH79_IP3_IRQ_BASE + ATH79_IP3_IRQ_COUNT; i++)
|
|
|
|
irq_set_chip_and_handler(i, &dummy_irq_chip,
|
|
|
|
handle_level_irq);
|
|
|
|
|
|
|
|
irq_set_chained_handler(ATH79_CPU_IRQ(3), qca955x_ip3_irq_dispatch);
|
|
|
|
}
|
|
|
|
|
2012-03-14 16:45:24 +07:00
|
|
|
/*
|
|
|
|
* The IP2/IP3 lines are tied to a PCI/WMAC/USB device. Drivers for
|
|
|
|
* these devices typically allocate coherent DMA memory, however the
|
|
|
|
* DMA controller may still have some unsynchronized data in the FIFO.
|
|
|
|
* Issue a flush in the handlers to ensure that the driver sees
|
|
|
|
* the update.
|
2015-04-19 19:30:03 +07:00
|
|
|
*
|
|
|
|
* This array map the interrupt lines to the DDR write buffer channels.
|
2012-03-14 16:45:24 +07:00
|
|
|
*/
|
2013-02-16 01:53:47 +07:00
|
|
|
|
2015-04-19 19:30:03 +07:00
|
|
|
static unsigned irq_wb_chan[8] = {
|
|
|
|
-1, -1, -1, -1, -1, -1, -1, -1,
|
|
|
|
};
|
2012-03-14 16:45:24 +07:00
|
|
|
|
2015-04-19 19:30:03 +07:00
|
|
|
asmlinkage void plat_irq_dispatch(void)
|
2012-03-14 16:45:24 +07:00
|
|
|
{
|
2015-04-19 19:30:03 +07:00
|
|
|
unsigned long pending;
|
|
|
|
int irq;
|
2012-03-14 16:45:24 +07:00
|
|
|
|
2015-04-19 19:30:03 +07:00
|
|
|
pending = read_c0_status() & read_c0_cause() & ST0_IM;
|
2012-03-14 16:45:24 +07:00
|
|
|
|
2015-04-19 19:30:03 +07:00
|
|
|
if (!pending) {
|
|
|
|
spurious_interrupt();
|
|
|
|
return;
|
|
|
|
}
|
2012-03-14 16:45:24 +07:00
|
|
|
|
2015-04-19 19:30:03 +07:00
|
|
|
pending >>= CAUSEB_IP;
|
|
|
|
while (pending) {
|
|
|
|
irq = fls(pending) - 1;
|
|
|
|
if (irq < ARRAY_SIZE(irq_wb_chan) && irq_wb_chan[irq] != -1)
|
|
|
|
ath79_ddr_wb_flush(irq_wb_chan[irq]);
|
|
|
|
do_IRQ(MIPS_CPU_IRQ_BASE + irq);
|
|
|
|
pending &= ~BIT(irq);
|
|
|
|
}
|
2012-03-14 16:45:25 +07:00
|
|
|
}
|
|
|
|
|
2015-05-31 06:52:29 +07:00
|
|
|
static int __init ar79_cpu_intc_of_init(
|
|
|
|
struct device_node *node, struct device_node *parent)
|
|
|
|
{
|
|
|
|
int err, i, count;
|
|
|
|
|
|
|
|
/* Fill the irq_wb_chan table */
|
|
|
|
count = of_count_phandle_with_args(
|
|
|
|
node, "qca,ddr-wb-channels", "#qca,ddr-wb-channel-cells");
|
|
|
|
|
|
|
|
for (i = 0; i < count; i++) {
|
|
|
|
struct of_phandle_args args;
|
|
|
|
u32 irq = i;
|
|
|
|
|
|
|
|
of_property_read_u32_index(
|
|
|
|
node, "qca,ddr-wb-channel-interrupts", i, &irq);
|
|
|
|
if (irq >= ARRAY_SIZE(irq_wb_chan))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
err = of_parse_phandle_with_args(
|
|
|
|
node, "qca,ddr-wb-channels",
|
|
|
|
"#qca,ddr-wb-channel-cells",
|
|
|
|
i, &args);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
irq_wb_chan[irq] = args.args[0];
|
|
|
|
pr_info("IRQ: Set flush channel of IRQ%d to %d\n",
|
|
|
|
irq, args.args[0]);
|
|
|
|
}
|
|
|
|
|
|
|
|
return mips_cpu_irq_of_init(node, parent);
|
|
|
|
}
|
|
|
|
IRQCHIP_DECLARE(ar79_cpu_intc, "qca,ar7100-cpu-intc",
|
|
|
|
ar79_cpu_intc_of_init);
|
|
|
|
|
2011-01-05 03:28:14 +07:00
|
|
|
void __init arch_init_irq(void)
|
|
|
|
{
|
2016-01-23 19:57:46 +07:00
|
|
|
bool misc_is_ar71xx;
|
|
|
|
|
2015-05-31 06:52:29 +07:00
|
|
|
if (mips_machtype == ATH79_MACH_GENERIC_OF) {
|
|
|
|
irqchip_init();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2015-04-19 19:30:03 +07:00
|
|
|
if (soc_is_ar71xx() || soc_is_ar724x() ||
|
|
|
|
soc_is_ar913x() || soc_is_ar933x()) {
|
|
|
|
irq_wb_chan[2] = 3;
|
|
|
|
irq_wb_chan[3] = 2;
|
2012-03-14 16:45:25 +07:00
|
|
|
} else if (soc_is_ar934x()) {
|
2015-04-19 19:30:03 +07:00
|
|
|
irq_wb_chan[3] = 2;
|
2012-03-14 16:45:24 +07:00
|
|
|
}
|
2011-01-05 03:28:14 +07:00
|
|
|
|
|
|
|
mips_cpu_irq_init();
|
2016-01-23 19:57:46 +07:00
|
|
|
|
|
|
|
if (soc_is_ar71xx() || soc_is_ar913x())
|
|
|
|
misc_is_ar71xx = true;
|
|
|
|
else if (soc_is_ar724x() ||
|
|
|
|
soc_is_ar933x() ||
|
|
|
|
soc_is_ar934x() ||
|
|
|
|
soc_is_qca955x())
|
|
|
|
misc_is_ar71xx = false;
|
|
|
|
else
|
|
|
|
BUG();
|
|
|
|
ath79_misc_irq_init(
|
|
|
|
ath79_reset_base + AR71XX_RESET_REG_MISC_INT_STATUS,
|
|
|
|
ATH79_CPU_IRQ(6), ATH79_MISC_IRQ_BASE, misc_is_ar71xx);
|
2012-03-14 16:45:25 +07:00
|
|
|
|
|
|
|
if (soc_is_ar934x())
|
|
|
|
ar934x_ip2_irq_init();
|
2013-02-16 01:53:47 +07:00
|
|
|
else if (soc_is_qca955x())
|
|
|
|
qca955x_irq_init();
|
2011-01-05 03:28:14 +07:00
|
|
|
}
|